APA450-PQG208

December 2009 i
© 2009 Actel Corporation See the Actel website for the latest version of the datasheet.
v5.9
ProASIC
PLUS®
Flash Family FPGAs
Features and Benefits
High Capacity
Commercial and Industrial
75,000 to 1 Million System Gates
27 K to 198 Kbits of Two-Port SRAM
66 to 712 User I/Os
Military
300, 000 to 1 Million System Gates
72 K to 198 Kbits of Two Port SRAM
158 to 712 User I/Os
Reprogrammable Flash Technology
0.22 µm 4 LM Flash-Based CMOS Process
Live At Power-Up (LAPU) Level 0 Support
Single-Chip Solution
No Configuration Device Required
Retains Programmed Design during Power-Down/Up Cycles
Mil/Aero Devices Operate over Full Military Temperature
Range
Performance
3.3 V, 32-Bit PCI, up to 50 MHz (33 MHz over military
temperature)
Two Integrated PLLs
External System Performance up to 150 MHz
Secure Programming
The Industry’s Most Effective Security Key (FlashLock
®
)
Low Power
Low Impedance Flash Switches
Segmented Hierarchical Routing Structure
Small, Efficient, Configurable (Combinatorial or Sequential)
Logic Cells
High Performance Routing Hierarchy
Ultra-Fast Local and Long-Line Network
High-Speed Very Long-Line Network
High-Performance, Low Skew, Splittable Global Network
100% Routability and Utilization
I/O
Schmitt-Trigger Option on Every Input
2.5 V / 3.3 V Support with Individually-Selectable Voltage
and Slew Rate
Bidirectional Global I/Os
Compliance with PCI Specification Revision 2.2
Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant
Pin-Compatible Packages across the ProASIC
PLUS
Family
Unique Clock Conditioning Circuitry
PLL with Flexible Phase, Multiply/Divide, and Delay
Capabilities
Internal and/or External Dynamic PLL Configuration
Two LVPECL Differential Pairs for Clock or Data Inputs
Standard FPGA and ASIC Design Flow
Flexibility with Choice of Industry-Standard Front-End Tools
Efficient Design through Front-End Timing and Gate
Optimization
ISP Support
In-System Programming (ISP) via JTAG Port
SRAMs and FIFOs
SmartGen Netlist Generation Ensures Optimal Usage of
Embedded Memory Blocks
24 SRAM and FIFO Configurations with Synchronous and
Asynchronous Operation up to 150 MHz (typical)
Table 1 ProASIC
PLUS
Product Profile
Device APA075 APA150 APA300
1
APA450 APA600
1
APA750 APA1000
1
Maximum System Gates 75,000 150,000 300,000 450,000 600,000 750,000 1,000,000
Tiles (Registers) 3,072 6,144 8,192 12,288 21,504 32,768 56,320
Embedded RAM Bits (k=1,024 bits) 27 k 36k 72 k 108 k 126 k 144 k 198 k
Embedded RAM Blocks (256x9) 12 16 32 48 56 64 88
LVPECL 222 2 2 2 2
PLL 222 2 2 2 2
Global Networks 4 4 4 4 4 4 4
Maximum Clocks 24 32 32 48 56 64 88
Maximum User I/Os 158 242 290 344 454 562 712
JTAG ISP Yes Yes Yes Yes Yes Yes Yes
PCI Yes Yes Yes Yes Yes Yes Yes
Package (by pin count)
TQFP 100, 144 100
PQFP 208 208 208 208 208 208 208
PBGA 456 456 456 456 456 456
FBGA 144 144, 256 144, 256 144, 256, 484 256, 484, 676 676, 896 896, 1152
CQFP
2
208, 352 208, 352 208, 352
CCGA/LGA
2
624 624
Notes:
1. Available as Commercial/Industrial and Military/MIL-STD-883B devices.
2. These packages are available only for Military/MIL-STD-883B devices.
v5.9
®
ProASIC
PLUS
Flash Family FPGAs
ii v5.9
Ordering Information
APA1000 FG
_
Part Number
Speed Grade
Blank
=
Standard Speed
Package Type
PQ
=
Plastic Quad Flat Pack (0.5 mm pitch)
TQ
=
Thin Quad Flat Pack (0.5 mm pitch)
FG
=
Fine Pitch Ball Grid Array (1.0 mm pitch)
BG
=
Plastic Ball Grid Array (1.27 mm pitch)
CQ
=
Ceramic Quad Flat Pack (1.05 mm pitch)
CG
=
Ceramic Column Grid Array (1.27 mm pitch)
LG
=
Land Grid Array (1.27 mm pitch)
1152 I
Package Lead Count
Application (Ambient Temperature Range)
G
Lead-free packaging
Blank = Standard Packaging
G = RoHS Compliant Packaging
Blank = Commercial (0°C to +70°C)
I = Industrial (–40°C to +85°C)
PP = Pre-production
ES = Engineering Silicon (room temperature only)
M = Military (–55°C to 125°C)
B = MIL-STD-883 Class B
150,000 Equivalent System GatesAPA150 =
75,000 Equivalent System GatesAPA075 =
APA300 300,000 Equivalent System Gates=
APA450 450,000 Equivalent System Gates=
APA600 600,000 Equivalent System Gates=
APA750 750,000 Equivalent System Gates=
APA1000 1,000,000 Equivalent System Gates=
ProASIC
PLUS
Flash Family FPGAs
v5.9 iii
Device Resources
General Guideline
Maximum performance numbers in this datasheet are based on characterized data. Actel does not guarantee
performance beyond the limits specified within the datasheet.
User I/Os
2
Commercial/Industrial
Military/MIL-STD-883B
Device
TQFP
3
100-Pin
TQFP
3
144-Pin
PQFP
3
208-Pin
PBGA
3
456-Pin
FBGA
3
144-Pin
FBGA
3
256-Pin
FBGA
3
484-Pin
FBGA
3
676-Pin
FBGA
3
896-Pin
FBGA
3
1152-Pin
CQFP
208-Pin
CQFP
352-Pin
CCGA/
LGA
624-Pin
APA075 66 107 158 100
APA150 66 158 242 100 186
4
APA300 158
5
290
5
100
5
186
4, 5
158 248
APA450 158 344 100 186
4
344
4
APA600 158
5
356
5
186
4, 5
370
4
454 158 248 440
APA750 158 356 454 562
6
APA1000 158
5
356
5
642
5, 6
712
6
158 248 440
Notes:
1. Package Definitions: TQFP = Thin Quad Flat Pack, PQFP = Plastic Quad Flat Pack, PBGA = Plastic Ball Grid Array, FBGA = Fine Pitch Ball Grid
Array, CQFP = Ceramic Quad Flat Pack, CCGA = Ceramic Column Grid Array, LGA = Land Grid Array
2. Each pair of PECL I/Os is counted as one user I/O.
3. Available in RoHS compatible packages. Ordering code is "G."
4. FG256 and FG484 are footprint-compatible packages.
5. Military Temperature Plastic Package Offering
6. FG896 and FG1152 are footprint-compatible packages.

APA450-PQG208

Mfr. #:
Manufacturer:
Microchip / Microsemi
Description:
FPGA - Field Programmable Gate Array ProASIC Plus
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union