ICS1894-43
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE PHYCEIVER
IDT®
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE 25
ICS1894-43 REV A 030112
23.3 Link Partner
Acknowledge Interrupt
Link Partner
Acknowledge did not
occur
Link Partner Acknowledge
occurred
RO/SC 0
0
23.2 Link Down Interrupt Link Down did not occur Link Down occurred RO/SC 0
23.1 Remote Fault Interrupt Remote Fault did not
occur
Remote Fault occurred RO/SC 0
23.0 Link Up Interrupt Link Up did not occur Link Up occurred RO/SC 0
Register 24 - Extended Control Register
24.15:12 FIFO Half RMII FIFO half full bits ((n+3)*2 bit), RMII RW 2 2
24.11:9 Reserved Reserved RW 0 0
24.8 Deep Power down
enable
Deep power down(DPD)
disable
Deep power down(DPD)
enable
RW 0
24.7 Tpll10_100 DPD Enable Don't power down
10/100 PLL in DPD
mode
Controlled auto power
down10/100 PLL in DPD
mode
RW 0 0
24.6 RX 100 DPD Enable Don't power down RX
block in DPD mode
Controlled auto power
down of RX block in DPD
mode
RW 0
24.5 Admix_TX DPD Enable Don't power down
admix_dac block in DPD
mode
Control auto power down
of admix_dac block in
DPD mode
RW 0
24.4 Cdr100_cdr DPD Enable don't power down in DPD
mod
Control auto power down
of CDR block in DPD
mode
RW 0
24.3:0 Reserved Reserved Reserved 00
Bit Definition When Bit = 0 When Bit = 1 Access
2
SF
2
Default
3
Hex
ICS1894-43
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE PHYCEIVER
IDT®
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE 26
ICS1894-43 REV A 030112
Note 1: Ignored if Auto negotiation is enabled.
Note 2: CW = Command Override Write
LH = Latching High
LL = Latching Low
LMX = Latching Maximum
RO = Read Only
RW = Read/Write
RW/0 = Read/Write Zero
RW/1 = Read/Write One
SC = Self-clearing
SF = Special Functions
Note 3: L = Latched on power-up/hardware reset
† As per the IEEE Std 802.3u, during any write operation to any bit in this register, the STA must write the default value to all Reserved bits.
Register 25 - Extended Control Register
25.15:12 Reserved
Reserved
RW 0 0
25.11 Reserved
Reserved
RW 0 6
25.10 Add_Bias Disable Enable RW 1
25.9 TX10BIAS_SET The normal output current of the Bias block for
10BaseT is 540uA. Changing the register can modify
the current with a step size of 5%
000: output 80% current
001: output 85% current
010: output 90% current
011: output 95% current
100: output 100% current
101: output 105% current
110: output 110% current
111: output 115% current
RW 1
25.8 0
25.7 04
25.6 TX100BIAS_SET The normal output current of the Bias block for
100BaseTX is 180uA. Changing the register can
modify the current with a step size of 5%
000: output 80% current
001: output 85% current
010: output 90% current
011: output 95% current
100: output 100% current
101: output 105% current
110: output 110% current
111: output 115% current
RW 1
25.5 0
25.4 0
25.3 OUTDLY_CTL This register controls the delay time of the digital
control signal for xmit_dac.
00: Longest delay time (same as original design)
01: Long delay time
10: Short delay time
11: Shortest delay time
RW 0 1
25.2
25.1 RX_SET The output current of Bias block for RX block is
108µA. The register can change the current with a
step about 16.5%
00: Output 83.5% current
01: Output 100% current
10: Output 116.5% current
11: Output 133% current
Changing this value may modify the RX block
performance
RW 0
25.0 1
Register
26 - 31 - Extended Control Register (Reserved)
Bit Definition When Bit = 0 When Bit = 1 Access
2
SF
2
Default
3
Hex
ICS1894-43
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE PHYCEIVER
IDT®
10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE 27
ICS1894-43 REV A 030112
DC and AC Operating Conditions
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the ICS1894-43. These ratings, which are
standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these
or any other conditions above those indicated in the operational sections of the specifications is not implied.
Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical
parameters are guaranteed only over the recommended operating temperature range.
Recommended Operating Conditions
Parameter Rating
VDD (measured to VSS) -0.3 V to 3.6V
Digital Inputs / Outputs -0.3 V to VDD +0.3 V
Storage Temperature -55° C to +150° C
Junction Temperature 125° C
Soldering Temperature 260° C
Power Dissipation See section “DC Operating Conditions for Supply Current”
Parameter Symbol Min. Max. Units
Ambient Operating Temperature - Commercial T
A
0+70° C
Ambient Operating Temperature - Industrial T
A
-40 +85 ° C
Power Supply Voltage (measured to VSS) VDD +3.14 +3.47 V

1894KI-43LF

Mfr. #:
Manufacturer:
IDT
Description:
Ethernet ICs 3.3V 10/100 PHY RMII
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet