MC14557BDWR2

© Semiconductor Components Industries, LLC, 2011
June, 2011 Rev. 6
1 Publication Order Number:
MC14557B/D
MC14557B
1-to-64 Bit Variable Length
Shift Register
The MC14557B is a static clocked serial shift register whose length
may be programmed to be any number of bits between 1 and 64. The
number of bits selected is equal to the sum of the subscripts of the
enabled Length Control inputs (L1, L2, L4, L8, L16, and L32) plus
one. Serial data may be selected from the A or B data inputs with the
A/B select input. This feature is useful for recirculation purposes. A
Clock Enable (CE) input is provided to allow gating of the clock or
negative edge clocking capability.
The device can be effectively used for variable digital delay lines or
simply to implement odd length shift registers.
164 Bit Programmable Length
Q and Q Serial Buffered Outputs
Asynchronous Master Reset
All Inputs Buffered
No Limit On Clock Rise and Fall Times
Supply Voltage Range = 3.0 Vdc to 18 Vdc
Capable of Driving Two Lowpower TTL Loads or one Lowpower
Schottky TTL Load Over the Rated Temperature Range
These Devices are PbFree and are RoHS Compliant
MAXIMUM RATINGS (Voltages Referenced to V
SS
)
Symbol
Parameter Value Unit
V
DD
DC Supply Voltage Range 0.5 to +18.0 V
V
in
, V
out
Input or Output Voltage Range
(DC or Transient)
0.5 to V
DD
+ 0.5 V
I
in
, I
out
Input or Output Current
(DC or Transient) per Pin
±10 mA
P
D
Power Dissipation,
per Package (Note 2)
500 mW
T
A
Ambient Temperature Range 55 to +125 °C
T
stg
Storage Temperature Range 65 to +150 °C
T
L
Lead Temperature
(8Second Soldering)
260 °C
Maximum ratings are those values beyond which device damage can occur.
Maximum ratings applied to the device are individual stress limit values (not
normal operating conditions) and are not valid simultaneously. If these limits are
exceeded, device functional operation is not implied, damage may occur and
reliability may be affected.
1. V
in
and V
out
should be constrained to the range V
SS
v (V
in
or V
out
) v V
DD
.
Unused inputs must always be tied to an appropriate logic voltage level (e.g.,
either V
SS
or V
DD
). Unused outputs must be left open.
2. Temperature Derating:
Plastic “P and D/DW” Packages: – 7.0 mW/°C From 65°C To 125°C
A = Assembly Location
WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G = PbFree Package
MARKING DIAGRAMS
PDIP16
P SUFFIX
CASE 648
SO16 WB
DW SUFFIX
CASE 751G
SOEIAJ16
F SUFFIX
CASE 966
1
16
MC14557B
ALYWG
See detailed ordering and shipping information in the package
dimensions section on page 6 of this data sheet.
ORDERING INFORMATION
16
1
MC14557BCP
AWLYYWWG
16
1
1
16
1
14557B
AWLYYWWG
http://onsemi.com
MC14557B
http://onsemi.com
2
Figure 1. Logic Diagram
A/B
SELECT
B
A
RESET
CLOCK
CE
9
6
7
3
4
5
CR
32 BIT
12
L32
CR
2 BIT
1
L2
2
L1
CR
1 BIT
CR
16 BIT
13
L16
14
L8
CR
1 BIT
CR
8 BIT
10
11
Q
Q
15
L4
CR
4 BIT
V
DD
= PIN 16
V
SS
= PIN 8
MC14557B
http://onsemi.com
3
Figure 2. Pin Assignment
13
14
15
16
9
10
11
125
4
3
2
1
8
7
6
L32
L16
L8
L4
V
DD
A/B SEL
Q
Q
CLOCK
RESET
L1
L2
V
SS
A
B
CE
Figure 3. Block Diagram
12
13
14
1
15
2
9
7
6
5
4
3
11
10
RESET
CLOCK
CE
B
A
A/B SELECT
L1
L2
L4
L8
L16
L32
Q
Q
V
DD
= PIN 16
V
SS
= PIN 8
TRUTH TABLE
Inputs Output
Rst A/B Clock CE Q
0 0 0 B
0 1 0 A
0 0 1 B
0 1 1 A
1 X X X 0
Q is the output of the first selected shift
register stage.
X = Don’t Care
LENGTH SELECT TRUTH TABLE
L32 L16 L8 L4 L2 L1 Register Length
0
0
0
0
0
0
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
1
1
0
0
1
1
1
1
0
0
1
1
0
0
0
0
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
1 Bit
2 Bits
3 Bits
4 Bits
5 Bits
6 Bits
33 Bits
34 Bits
61 Bits
62 Bits
63 Bits
64 Bits
NOTE: Length equals the sum of the binary length control
subscripts plus one.

MC14557BDWR2

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Counter Shift Registers 3-18V 1-64 Bit
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union