10 DS684F2
CS4352
3. TYPICAL CONNECTION DIAGRAM
Digital
Audio
Source
VL
G
N
D
MCLK
VD
AOUTA
0.1 µF
10 µF
+3.3 V *
Mode
Configuration
SDIN
DIF1
DIF0
DEM
Optional
Mute
Circuit
RST
BMUTEC
3.3 µF
Left Out
VBIAS+
VQ
LRCK
SCLK
3.3 µF
10 k
560
AOUTB
3.3 µF
VA_H
0.1 µF
10 µF
G
ND
0.1 µF
+1.5 V to VD
+9 V to +12 V
AMUTEC
VA
0.1 µF
10 µF
+3.3 V
5.1Ω∗
2.2 nF*
*Optional
*Shown value is
for Fc=130 kHz
*Remove this supply if
optional resistor is present.
The decoupling caps should
remain.
1
2
3
4
20
10
7
8
9
6
15
5 11
12
17
19
18
Optional
Mute
Circuit
Right Out
3.3 µF
10 k
560
2.2 nF*
14
15
13
Figure 2. Typical Connection Diagram
CS4352
DS684F2 11
CS4352
4. APPLICATIONS
4.1 Sample Rate Range/Operational Mode Detect
The device operates in one of three operational modes. The allowed sample rate range in each mode is
auto-detected.
The CS4352 will auto-detect the correct mode when the input sample rate (Fs), defined by the LRCK fre-
quency, falls within one of the ranges illustrated in Table 1. Sample rates outside the specified range for
each mode are not supported.
Table 1. CS4352 Auto-Detect
4.2 System Clocking
The device requires external generation of the master (MCLK), left/right (LRCK) and serial (SCLK) clocks.
The left/right clock, defined also as the input sample rate (F
s
), must be synchronously derived from the
MCLK according to specified ratios. The specified ratios of MCLK to LRCK, along with several standard au-
dio sample rates and the required MCLK frequency, are illustrated in Tables 2-4.
Refer to Section 4.3 for the required SCLK timing associated with the selected Digital Interface Format and
to “Switching Specifications - Serial Audio Interface” on page 8 for the maximum allowed clock frequencies.
Table 2. Single-Speed Mode Standard Frequencies
Table 3. Double-Speed Mode Standard Frequencies
Table 4. Quad-Speed Mode Standard Frequencies
Input Sample Rate (F
S
) Mode
4 kHz - 54 kHz Single-Speed Mode
84 kHz - 108 kHz Double-Speed Mode
170 kHz - 216 kHz Quad-Speed Mode
Sample Rate
(kHz)
MCLK (MHz)
256x 384x 512x 768x 1024x
32 8.1920 12.2880 16.3840 24.5760 32.7680
44.1 11.2896 16.9344 22.5792 33.8688 45.1584
48 12.2880 18.4320 24.5760 36.8640 49.1520
Sample Rate
(kHz)
MCLK (MHz)
128x 192x 256x 384x 512x
88.2 11.2896 16.9344 22.5792 33.8688 45.1584
96 12.2880 18.4320 24.5760 36.8640 49.1520
Sample Rate
(kHz)
MCLK (MHz)
128x 192x 256x
176.4 22.5792 33.8688 45.1584
192 24.5760 36.8640 49.1520
12 DS684F2
CS4352
4.3 Digital Interface Format
The device will accept audio samples in 1 of 4 digital interface formats, as illustrated in Table 5.
The desired format is selected via the DIF1 and DIF0 pins. For an illustration of the required relationship
between the LRCK, SCLK and SDIN, see Figures 3-5. For all formats, SDIN is valid on the rising edge of
SCLK. Also, SCLK must have at least 32 cycles per LRCK period in format 2 and 48 cycles per LRCK period
in format 3.
For more information about serial audio formats, refer to Cirrus Logic Application Note AN282: The 2-Chan-
nel Serial Audio Interface: A Tutorial, available at www.cirrus.com.
Table 5. Digital Interface Format
Figure 3. I²S, up to 24-Bit Data
Figure 4. Right-Justified Data
Figure 5. Left-Justified up to 24-Bit Data
DIF1 DIF0 DESCRIPTION FORMAT FIGURE
00
I²S, up to 24-bit Data
0 3
01
Right-Justified, 24-bit Data
1 4
10
Left-Justified, up to 24-bit Data
2 5
11
Right-Justified, 16-bit Data
3 4
LRCK
SCLK
Left Channel
Right Channel
SDIN +3 +2 +1+5 +4
MSB
-1 -2 -3 -4 -5
+3 +2 +1+5 +4
-1 -2 -3 -4
MSB
LSB
LSB
LRCK
SCLK
Left Channel
SDIN
-6 -5 -4 -3 -2 -1-7
+1 +2 +3 +4
+5
MSB
Right Channel
LSBMSB
+1 +2 +3 +4
+5
LSB
-6 -5 -4 -3 -2 -1-7
MSB
LRCK
SCLK
Left Channel
Right Channel
SDIN +3 +2 +1+5 +4
MSB
-1 -2 -3 -4 -5
+3 +2 +1+5 +4
-1 -2 -3 -4
LSB
MSB
LSB

CS4352-DZZR

Mfr. #:
Manufacturer:
Cirrus Logic
Description:
Audio D/A Converter ICs IC 102dB 192kHz Str DAC w/Line Drivr
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet