Si473x-B20
Rev. 0.5 7
Figure 1. Reset Timing Parameters for Busmode Select
Table 4. Reset Timing Characteristics
1,2
(V
DD
= 2.7 to 5.5 V, V
IO
= 1.5 to 3.6 V, T
A
= –20 to 85 °C)
Parameter Symbol Min Typ Max Unit
RST
Pulse Width and GPO1, GPO2/INT Setup to RST
t
SRST
100 µs
GPO1, GPO2/INT
Hold from RST t
HRST
30 ns
Important Notes:
1. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is
high) does not occur within 300 ns before the rising edge of RST.
2. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST
, and stays high until
after the first start condition.
3. If GPO1 and GPO2 are actively driven by the user, then minimum t
SRST
is only 30 ns. If GPO1 or GPO2 is hi-Z, then
minimum t
SRST
is 100 µs to provide time for on-chip 1 M devices (active while RST is low) to pull GPO1 high and
GPO2 low.
70%
30%
GPO1
70%
30%
GPO2/
INT
70%
30%
t
SRST
RST
t
HRST
Si473x-B20
8 Rev. 0.5
Table 5. 2-Wire Control Interface Characteristics
1,2,3
(V
DD
= 2.7 to 5.5 V, V
IO
= 1.5 to 3.6 V, T
A
= –20 to 85 °C)
Parameter Symbol Test Condition Min Typ Max Unit
SCLK Frequency f
SCL
0—400kHz
SCLK Low Time t
LOW
1.3 µs
SCLK High Time t
HIGH
0.6 µs
SCLK Input to SDIO
Setup
(START)
t
SU:STA
0.6 µs
SCLK Input to SDIO
Hold
(START)
t
HD:STA
0.6 µs
SDIO Input to SCLK
Setup t
SU:DAT
100 ns
SDIO Input to SCLK
Hold
4,5
t
HD:DAT
0—900ns
SCLK input to SDIO
Setup
(STOP)
t
SU:STO
0.6 µs
STOP to START Time t
BUF
1.3 µs
SDIO Output Fall Time t
f:OUT
—250ns
SDIO Input, SCLK Rise/Fall Time t
f:IN
t
r:IN
—300ns
SCLK, SDIO Capacitive Loading C
b
——50pF
Input Filter Pulse Suppression t
SP
50 ns
Notes:
1. When V
IO
= 0 V, SCLK and SDIO are low impedance.
2. When selecting 2-wire mode, the user must ensure that a 2-wire start condition (falling edge of SDIO while SCLK is
high) does not occur within 300 ns before the rising edge of RST.
3. When selecting 2-wire mode, the user must ensure that SCLK is high during the rising edge of RST
, and stays high
until after the first start condition.
4. The Si473x delays SDIO by a minimum of 300 ns from the V
IH
threshold of SCLK to comply with the minimum t
HD:DAT
specification.
5. The maximum t
HD:DAT
has only to be met when f
SCL
= 400 kHz. At frequencies below 400 KHz, t
HD:DAT
may be
violated as long as all other timing parameters are met.
20 0.1
C
b
1pF
-----------
+
20 0.1
C
b
1pF
-----------
+
Si473x-B20
Rev. 0.5 9
Figure 2. 2-Wire Control Interface Read and Write Timing Parameters
Figure 3. 2-Wire Control Interface Read and Write Timing Diagram
SCLK
SDIO
START STOPADDRESS + R/W ACK DATA ACK DATA ACK
A6-A0,
R/W
D7-D0 D7-D0

SI4734-B20-GM

Mfr. #:
Manufacturer:
Silicon Labs
Description:
RF RX AM/FM 153KHZ-279KHZ 20QFN
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union