Pin Assignments
Table 6: Pin Assignments
240-Pin UDIMM Front 240-Pin UDIMM Back
Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol Pin Symbol
1 V
REF
31 DQ19 61 A4 91 V
SS
121 V
SS
151 V
SS
181 V
DDQ
211 DM5
2 V
SS
32 V
SS
62 V
DDQ
92 DQS5# 122 DQ4 152 DQ28 182 A3 212 NC
3 DQ0 33 DQ24 63 A2 93 DQS5 123 DQ5 153 DQ29 183 A1 213 V
SS
4 DQ1 34 DQ25 64 V
DD
94 V
SS
124 V
SS
154 V
SS
184 V
DD
214 DQ46
5 V
SS
35 V
SS
65 V
SS
95 DQ42 125 DM0 155 DM3 185 CK0 215 DQ47
6 DQS0# 36 DQS3# 66 V
SS
96 DQ43 126 NC 156 NC 186 CK0# 216 V
SS
7 DQS0 37 DQS3 67 V
DD
97 V
SS
127 V
SS
157 V
SS
187 V
DD
217 DQ52
8 V
SS
38 V
SS
68 NC 98 DQ48 128 DQ6 158 DQ30 188 A0 218 DQ53
9 DQ2 39 DQ26 69 V
DD
99 DQ49 129 DQ7 159 DQ31 189 V
DD
219 V
SS
10 DQ3 40 DQ27 70 A10 100 V
SS
130 V
SS
160 V
SS
190 BA1 220 CK2
11 V
SS
41 V
SS
71 BA0 101 SA2 131 DQ12 161 NC 191 V
DDQ
221 CK2#
12 DQ8 42 NC 72 V
DDQ
102 NC 132 DQ13 162 NC 192 RAS# 222 V
SS
13 DQ9 43 NC 73 WE# 103 V
SS
133 V
SS
163 V
SS
193 S0# 223 DM6
14 V
SS
44 V
SS
74 CAS# 104 DQS6# 134 DM1 164 NC 194 V
DDQ
224 NC
15 DQS1# 45 NC 75 V
DDQ
105 DQS6 135 NC 165 NC 195 ODT0 225 V
SS
16 DQS1 46 NC 76 NC 106 V
SS
136 V
SS
166 V
SS
196 NC/A13
2
226 DQ54
17 V
SS
47 V
SS
77 NC 107 DQ50 137 CK1 167 NC 197 V
DD
227 DQ55
18 NC 48 NC 78 V
DDQ
108 DQ51 138 CK1# 168 NC 198 V
SS
228 V
SS
19 NC 49 NC 79 V
SS
109 V
SS
139 V
SS
169 V
SS
199 DQ36 229 DQ60
20 V
SS
50 V
SS
80 DQ32 110 DQ56 140 DQ14 170 V
DDQ
200 DQ37 230 DQ61
21 DQ10 51 V
DDQ
81 DQ33 111 DQ57 141 DQ15 171 NC 201 V
SS
231 V
SS
22 DQ11 52 CKE0 82 V
SS
112 V
SS
142 V
SS
172 V
DD
202 DM4 232 DM7
23 V
SS
53 V
DD
83 DQS4# 113 DQS7# 143 DQ20 173 NC 203 NC 233 NC
24 DQ16 54 NC/BA2
1
84 DQS4 114 DQS7 144 DQ21 174 NC 204 V
SS
234 V
SS
25 DQ17 55 NC 85 V
SS
115 V
SS
145 V
SS
175 V
DDQ
205 DQ38 235 DQ62
26 V
SS
56 V
DDQ
86 DQ34 116 DQ58 146 DM2 176 A12 206 DQ39 236 DQ63
27 DQS2# 57 A11 87 DQ35 117 DQ59 147 NC 177 A9 207 V
SS
237 V
SS
28 DQS2 58 A7 88 V
SS
118 V
SS
148 V
SS
178 V
DD
208 DQ44 238 V
DDSPD
29 V
SS
59 V
DD
89 DQ40 119 SDA 149 DQ22 179 A8 209 DQ45 239 SA0
30 DQ18 60 A5 90 DQ41 120 SCL 150 DQ23 180 A6 210 V
SS
240 SA1
Notes:
1. Pin 54 is NC for 256MB and 512MB or BA2 for 1GB.
2. Pin 196 is NC for 256MB or A13 for 512MB and 1GB.
256MB, 512MB, 1GB (x64, SR) 240-Pin DDR2 SDRAM UDIMM
Pin Assignments
PDF: 09005aef80e2ff8d
htf8c32_64_128x64aypdf - Rev. G 3/10 EN
4
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2003 Micron Technology, Inc. All rights reserved.
Pin Descriptions
The pin description table below is a comprehensive list of all possible pins for all DDR2
modules. All pins listed may not be supported on this module. See Pin Assignments for
information specific to this module.
Table 7: Pin Descriptions
Symbol Type Description
Ax Input
Address inputs: Provide the row address for ACTIVE commands, and the column ad-
dress and auto precharge bit (A10) for READ/WRITE commands, to select one location
out of the memory array in the respective bank. A10 sampled during a PRECHARGE
command determines whether the PRECHARGE applies to one bank (A10 LOW, bank
selected by BAx) or all banks (A10 HIGH). The address inputs also provide the op-code
during a LOAD MODE command. See the Pin Assignments Table for density-specific
addressing information.
BAx Input
Bank address inputs: Define the device bank to which an ACTIVE, READ, WRITE, or
PRECHARGE command is being applied. BA define which mode register (MR0, MR1,
MR2, and MR3) is loaded during the LOAD MODE command.
CKx,
CK#x
Input
Clock: Differential clock inputs. All control, command, and address input signals are
sampled on the crossing of the positive edge of CK and the negative edge of CK#.
CKEx Input
Clock enable: Enables (registered HIGH) and disables (registered LOW) internal circui-
try and clocks on the DDR2 SDRAM.
DMx, Input
Data mask (x8 devices only): DM is an input mask signal for write data. Input data
is masked when DM is sampled HIGH, along with that input data, during a write ac-
cess. Although DM pins are input-only, DM loading is designed to match that of the
DQ and DQS pins.
ODTx Input
On-die termination: Enables (registered HIGH) and disables (registered LOW) termi-
nation resistance internal to the DDR2 SDRAM. When enabled in normal operation,
ODT is only applied to the following pins: DQ, DQS, DQS#, DM, and CB. The ODT input
will be ignored if disabled via the LOAD MODE command.
Par_In Input
Parity input: Parity bit for Ax, RAS#, CAS#, and WE#.
RAS#, CAS#, WE# Input
Command inputs: RAS#, CAS#, and WE# (along with S#) define the command being
entered.
RESET# Input
Reset: Asynchronously forces all registered outputs LOW when RESET# is LOW. This
signal can be used during power-up to ensure that CKE is LOW and DQ are High-Z.
S#x Input
Chip select: Enables (registered LOW) and disables (registered HIGH) the command
decoder.
SAx Input
Serial address inputs: Used to configure the SPD EEPROM address range on the I
2
C
bus.
SCL Input
Serial clock for SPD EEPROM: Used to synchronize communication to and from the
SPD EEPROM on the I
2
C bus.
CBx I/O
Check bits. Used for system error detection and correction.
DQx I/O
Data input/output: Bidirectional data bus.
DQSx,
DQS#x
I/O
Data strobe: Travels with the DQ and is used to capture DQ at the DRAM or the con-
troller. Output with read data; input with write data for source synchronous opera-
tion. DQS# is only used when differential data strobe mode is enabled via the LOAD
MODE command.
256MB, 512MB, 1GB (x64, SR) 240-Pin DDR2 SDRAM UDIMM
Pin Descriptions
PDF: 09005aef80e2ff8d
htf8c32_64_128x64aypdf - Rev. G 3/10 EN
5
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2003 Micron Technology, Inc. All rights reserved.
Table 7: Pin Descriptions (Continued)
Symbol Type Description
SDA I/O
Serial data: Used to transfer addresses and data into and out of the SPD EEPROM on
the I
2
C bus.
RDQSx,
RDQS#x
Output
Redundant data strobe (x8 devices only): RDQS is enabled/disabled via the LOAD
MODE command to the extended mode register (EMR). When RDQS is enabled, RDQS
is output with read data only and is ignored during write data. When RDQS is disa-
bled, RDQS becomes data mask (see DMx). RDQS# is only used when RDQS is enabled
and differential data strobe mode is enabled.
Err_Out# Output
(open drain)
Parity error output: Parity error found on the command and address bus.
V
DD
/V
DDQ
Supply
Power supply: 1.8V ±0.1V. The component V
DD
and V
DDQ
are connected to the mod-
ule V
DD
.
V
DDSPD
Supply
SPD EEPROM power supply: 1.7–3.6V.
V
REF
Supply
Reference voltage: V
DD
/2.
V
SS
Supply Ground.
NC
No connect: These pins are not connected on the module.
NF
No function: These pins are connected within the module, but provide no functionality.
NU
Not used: These pins are not used in specific module configurations/operations.
RFU
Reserved for future use.
256MB, 512MB, 1GB (x64, SR) 240-Pin DDR2 SDRAM UDIMM
Pin Descriptions
PDF: 09005aef80e2ff8d
htf8c32_64_128x64aypdf - Rev. G 3/10 EN
6
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2003 Micron Technology, Inc. All rights reserved.

MT8HTF3264AY-53EB3

Mfr. #:
Manufacturer:
Micron
Description:
MODULE DDR2 SDRAM 256MB 240UDIMM
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union