NTD20N06LT4G

NTD20N06L, NTDV20N06L
www.onsemi.com
4
POWER MOSFET SWITCHING
Switching behavior is most easily modeled and predicted
by recognizing that the power MOSFET is charge
controlled. The lengths of various switching intervals (Dt)
are determined by how fast the FET input capacitance can
be charged by current from the generator.
The published capacitance data is difficult to use for
calculating rise and fall because drain−gate capacitance
varies greatly with applied voltage. Accordingly, gate
charge data is used. In most cases, a satisfactory estimate of
average input current (I
G(AV)
) can be made from a
rudimentary analysis of the drive circuit so that
t = Q/I
G(AV)
During the rise and fall time interval when switching a
resistive load, V
GS
remains virtually constant at a level
known as the plateau voltage, V
SGP
. Therefore, rise and fall
times may be approximated by the following:
t
r
= Q
2
x R
G
/(V
GG
− V
GSP
)
t
f
= Q
2
x R
G
/V
GSP
where
V
GG
= the gate drive voltage, which varies from zero to V
GG
R
G
= the gate drive resistance
and Q
2
and V
GSP
are read from the gate charge curve.
During the turn−on and turn−off delay times, gate current is
not constant. The simplest calculation uses appropriate
values from the capacitance curves in a standard equation for
voltage change in an RC network. The equations are:
t
d(on)
= R
G
C
iss
In [V
GG
/(V
GG
− V
GSP
)]
t
d(off)
= R
G
C
iss
In (V
GG
/V
GSP
)
The capacitance (C
iss
) is read from the capacitance curve at
a voltage corresponding to the off−state condition when
calculating t
d(on)
and is read at a voltage corresponding to the
on−state when calculating t
d(off)
.
At high switching speeds, parasitic circuit elements
complicate the analysis. The inductance of the MOSFET
source lead, inside the package and in the circuit wiring
which is common to both the drain and gate current paths,
produces a voltage at the source which reduces the gate drive
current. The voltage is determined by Ldi/dt, but since di/dt
is a function of drain current, the mathematical solution is
complex. The MOSFET output capacitance also
complicates the mathematics. And finally, MOSFETs have
finite internal gate resistance which effectively adds to the
resistance of the driving source, but the internal resistance
is difficult to measure and, consequently, is not specified.
The resistive switching time variation versus gate
resistance (Figure 9) shows how typical switching
performance is affected by the parasitic circuit elements. If
the parasitics were not present, the slope of the curves would
maintain a value of unity regardless of the switching speed.
The circuit used to obtain the data is constructed to minimize
common inductance in the drain and gate circuit loops and
is believed readily achievable with board mounted
components. Most power electronic loads are inductive; the
data in the figure is taken with a resistive load, which
approximates an optimally snubbed inductive load. Power
MOSFETs may be safely operated into an inductive load;
however, snubbing reduces switching losses.
C
rss
10 0 10 15 20 25
GATE−TO−SOURCE OR DRAIN−TO−SOURCE VOLTAGE (VOLTS)
C, CAPACITANCE (pF)
Figure 7. Capacitance Variation
2400
800
0
V
GS
V
DS
1200
400
55
V
GS
= 0 VV
DS
= 0 V
T
J
= 25°C
C
iss
C
oss
C
rss
C
iss
1600
2000
NTD20N06L, NTDV20N06L
www.onsemi.com
5
20
0
0.6
DRAIN−TO−SOURCE DIODE CHARACTERISTICS
V
SD
, SOURCE−TO−DRAIN VOLTAGE (VOLTS)
Figure 8. Gate−To−Source and Drain−To−Source
Voltage versus Total Charge
I
S
, SOURCE CURRENT (AMPS)
Figure 9. Resistive Switching Time
Variation versus Gate Resistance
R
G
, GATE RESISTANCE (OHMS)
11010
0
1000
1
t, TIME (ns)
V
GS
= 0 V
T
J
= 25°C
Figure 10. Diode Forward Voltage versus Current
V
GS
, GATE−TO−SOURCE VOLTAGE (VOLTS)
0
5
3
1
0
Q
G
, TOTAL GATE CHARGE (nC)
6
4
2
12
100
48 20
0.68 0.76 1
4
8
12
I
D
= 20 A
T
J
= 25°C
V
GS
Q
2
Q
1
Q
T
t
r
t
d(off)
t
d(on)
t
f
10
V
DS
= 30 V
I
D
= 20 A
V
GS
= 5 V
0.84 0.92
16
16
SAFE OPERATING AREA
The Forward Biased Safe Operating Area curves define
the maximum simultaneous drain−to−source voltage and
drain current that a transistor can handle safely when it is
forward biased. Curves are based upon maximum peak
junction temperature and a case temperature (T
C
) of 25°C.
Peak repetitive pulsed power limits are determined by using
the thermal response data in conjunction with the procedures
discussed in AN569, “Transient Thermal Resistance
General Data and Its Use.”
Switching between the off−state and the on−state may
traverse any load line provided neither rated peak current
(I
DM
) nor rated voltage (V
DSS
) is exceeded and the
transition time (t
r
,t
f
) do not exceed 10 ms. In addition the total
power averaged over a complete switching cycle must not
exceed (T
J(MAX)
− T
C
)/(R
q
JC
).
A Power MOSFET designated E−FET can be safely used
in switching circuits with unclamped inductive loads. For
reliable operation, the stored energy from circuit inductance
dissipated in the transistor while in avalanche must be less
than the rated limit and adjusted for operating conditions
differing from those specified. Although industry practice is
to rate in terms of energy, avalanche energy capability is not
a constant. The energy rating decreases non−linearly with an
increase of peak current in avalanche and peak junction
temperature.
Although many E−FETs can withstand the stress of
drain−to−source avalanche at currents up to rated pulsed
current (I
DM
), the energy rating is specified at rated
continuous current (I
D
), in accordance with industry custom.
The energy rating must be derated for temperature as shown
in the accompanying graph (Figure 12). Maximum energy at
currents below rated continuous I
D
can safely be assumed to
equal the values indicated.
NTD20N06L, NTDV20N06L
www.onsemi.com
6
SAFE OPERATING AREA
Figure 11. Maximum Rated Forward Biased
Safe Operating Area
T
J
, STARTING JUNCTION TEMPERATURE (°C)
E
AS
, SINGLE PULSE DRAIN−TO−SOURC
E
Figure 12. Maximum Avalanche Energy versus
Starting Junction Temperature
0.1 1 100
V
DS
, DRAIN−TO−SOURCE VOLTAGE (VOLTS)
Figure 13. Thermal Response
1
100
AVALANCHE ENERGY (mJ)
I
D
, DRAIN CURRENT (AMPS)
R
DS(on)
LIMIT
THERMAL LIMIT
PACKAGE LIMIT
0.1
0
25 50 75 100 125
40
I
D
= 16 A
10
10 17
5
Figure 14. Diode Reverse Recovery Waveform
di/dt
t
rr
t
a
t
p
I
S
0.25 I
S
TIME
I
S
t
b
20
100
80
60
140
V
GS
= 15 V
SINGLE PULSE
T
C
= 25°C
120
1 ms
100 ms
10 ms
dc
10 ms
150
PULSE TIME (sec)
0.010.001 100.0001 0.10.00001 10.000001
0.1
1
10
R(t) (
°
C/W)
100 100
0
50% Duty Cycle
Single Pulse
20%
10%
5%
2%
1%
0.01

NTD20N06LT4G

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
MOSFET 60V 20A N-Channel
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union