FEBRUARY 2009
DSC-5310/07
1
©2007 Integrated Device Technology, Inc.
Features
◆◆
◆◆
◆
256K x 36, 512K x 18 memory configurations
◆◆
◆◆
◆
Supports high system speed:
– 166MHz 3.5ns clock access time
– 150MHz 3.8ns clock access time
– 133MHz 4.2ns clock access time
◆◆
◆◆
◆
LBO input selects interleaved or linear burst mode
◆◆
◆◆
◆
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
◆◆
◆◆
◆
3.3V core power supply
◆◆
◆◆
◆
Power down controlled by ZZ input
◆◆
◆◆
◆
3.3V I/O supply (VDDQ)
◆◆
◆◆
◆
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA).
Description
The IDT71V67603/7803 are high-speed SRAMs organized as
256K X 36, 512K X 18
3.3V Synchronous SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs, Single Cycle Deselect
IDT71V67603/Z
IDT71V67803/Z
256K x 36/512K x 18. The IDT71V67603/7803 SRAMs contain write,
data, address and control registers. Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67603/7803 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the LBO input pin.
The IDT71V67603/7803 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP), a 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
A
0
-A
18
Address Inputs Input Synchronous
CE
Chip Enable Input Synchronous
CS
0
, CS
1
Chip Selects Input Synchronous
OE
Output Enable Input Asynchronous
GW
Global Write Enable Input Synchronous
BWE
Byte Write Enable Input Synchronous
BW
1
, BW
2
, BW
3
, BW
4
(1)
Individual Byte Write Selects Input Synchronous
CLK Clock Input N/A
ADV
Burst Address Advance Input Synchronous
ADSC
Address Status (Cache Controller) Input Synchronous
ADSP
Address Status (Processor) Input Synchronous
LBO
Linear / Interleaved Burst Order Input DC
ZZ Sleep Mode Input Asynchronous
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
Data Input / Output I/O Synchronous
V
DD
, V
DDQ
Core Power, I/O Power Supply N/A
V
SS
Ground Supply N/A
5310 tbl 01
Pin Description Summary
NOTE:
1. BW3 and BW4 are not applicable for the IDT71V67802.