74HC_HCT540_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 3 — 21 January 2013 10 of 17
NXP Semiconductors
74HC540-Q100; 74HCT540-Q100
Octal buffer/line driver; 3-state; inverting
11. Waveforms
Measurement points are given in Table 8.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Fig 6. Input to output propagation delays
9
0
W
7+/
W
7/+
W
3/+
9
0
W
3+/


Measurement points are given in Table 8.
V
OL
and V
OH
are typical voltage output levels that occur with the output load.
Fig 7. 3-state enable and disable times
DDD
W
3+=
RXWSXW
+,*
+WR2))
2)
)WR+,*+
RXW
SXWV
HQD
EOHG
9
0
9
0
RXWSXWV
HQDEOHG
RXWSXWV
GLVDEOHG
W
3=+
W
3=/
9
<
9
;
9
0
W
3/=
2
(QLQSXW
RXWSXW
/2
:WR2))
2)
)WR/2:
Table 8. Measurement points
Type Input Output
V
M
V
M
V
X
V
Y
74HC540-Q100 0.5V
CC
0.5V
CC
0.1V
CC
0.9V
CC
74HCT540-Q100 1.3 V 1.3 V 0.1V
CC
0.9V
CC
74HC_HCT540_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 3 — 21 January 2013 11 of 17
NXP Semiconductors
74HC540-Q100; 74HCT540-Q100
Octal buffer/line driver; 3-state; inverting
Test data is given in Table 9.
Definitions test circuit:
R
T
= Termination resistance should be equal to output impedance Z
o
of the pulse generator
C
L
= Load capacitance including jig and probe capacitance
R
L
= Load resistance
S1 = Test selection switch
Fig 8. Test circuit for measuring switching times
V
M
V
M
t
W
t
W
10 %
90 %
0 V
V
I
V
I
negative
pulse
positive
pulse
0 V
V
M
V
M
90 %
10 %
t
f
t
r
t
r
t
f
001aad983
DUT
V
CC
V
CC
V
I
V
O
R
T
R
L
S1
C
L
open
G
Table 9. Test data
Type Input Load S1 position
V
I
t
r
, t
f
C
L
R
L
t
PHL
, t
PLH
t
PZH
, t
PHZ
t
PZL
, t
PLZ
74HC540-Q100 V
CC
6ns 15pF, 50 pF 1k open GND V
CC
74HCT540-Q100 3 V 6 ns 15 pF, 50 pF 1 k open GND V
CC
74HC_HCT540_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 3 — 21 January 2013 12 of 17
NXP Semiconductors
74HC540-Q100; 74HCT540-Q100
Octal buffer/line driver; 3-state; inverting
12. Package outline
Fig 9. Package outline SOT146-1 (DIP20)
UNIT
A
max.
1 2
b
1
cD E e M
H
L
REFERENCES
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC JEDEC JEITA
mm
inches
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
SOT146-1
99-12-27
03-02-13
A
min.
A
max.
b
Z
max.
w
M
E
e
1
1.73
1.30
0.53
0.38
0.36
0.23
26.92
26.54
6.40
6.22
3.60
3.05
0.2542.54 7.62
8.25
7.80
10.0
8.3
24.2 0.51 3.2
0.068
0.051
0.021
0.015
0.014
0.009
1.060
1.045
0.25
0.24
0.14
0.12
0.010.1 0.3
0.32
0.31
0.39
0.33
0.0780.17 0.02 0.13
SC-603MS-001
M
H
c
(e )
1
M
E
A
L
seating plane
A
1
w M
b
1
e
D
A
2
Z
20
1
11
10
b
E
pin 1 index
0 5 10 mm
scale
Note
1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.
(1)
(1) (1)
DIP20: plastic dual in-line package; 20 leads (300 mil)
SOT146-1

74HCT540D-Q100J

Mfr. #:
Manufacturer:
Nexperia
Description:
Buffers & Line Drivers 74HCT540D-Q100/SO20/REEL 13" Q
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union