13
IDT723611
CMOS SyncFIFO
TM
64 x 36
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
FEBRUARY 13, 2009
Figure 3. FIFO Write Cycle Timing
CLKA
FF
ENA
MBA
CSA
W/RA
t
CLKH
t
CLKL
t
CLK
t
ENS1
t
ENS1
t
ENS3
t
ENS2
t
ENH1
t
ENH1
t
ENH3
t
ENH2
t
ENS2
t
ENH2
PEFA
A0 - A35
t
DS
t
DH
W1
W2
ODD/
EVEN
Valid
Valid
t
PDPE
t
PDPE
3024 drw 06
No Operation
t
ENH2
t
ENS2
Figure 4. FIFO Read Cycle Timing
3024 drw 07
CLKB
EF
ENB
B0 - B35
MBB
CSB
W/RB
t
CLK
t
CLKH
t
CLKL
t
ENS2
t
MDV
t
EN
t
A
t
A
t
ENH2
t
ENS2
t
ENH2
t
ENS2
t
ENH2
t
DIS
No Operation
HIGH
PGB,
ODD/
EVEN
Previous Data
Word 1 Word 2
t
PGS
t
PGH
t
PGS
t
PGH
14
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
IDT723611
CMOS SyncFIFO
TM
64 x 36
64 x 36
FEBRUARY 13, 2009
Figure 5.
EFEF
EFEF
EF
Flag Timing and First Data Read when the FIFO is Empty
NOTE:
1. tSKEW1 is the minimum time between a rising CLKA edge and a rising CLKB edge for EF to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge and
rising CLKB edge is less than tSKEW1, then the transition of EF HIGH may occur one CLKB cycle later than shown.
CSA
WRA
MBA
FFA
A0 - A35
CLKB
EF
CSB
W/RB
MBB
ENA
CLKA
12
t
CLKH
t
CLKL
t
CLK
t
ENS3
t
ENS2
t
ENH3
t
ENH2
t
DS
t
DH
t
SKEW1
(1)
t
CLK
t
CLKL
t
REF
t
REF
t
ENS2
t
ENH2
t
A
W1
Empty FIFO
LOW
HIGH
LOW
LOW
LOW
t
CLKH
W1
HIGH
3024 drw 08
B0 - B35
ENB
15
IDT723611
CMOS SyncFIFO
TM
64 x 36
COMMERCIAL AND INDUSTRIAL
TEMPERATURE RANGES
FEBRUARY 13, 2009
Figure 7. Timing for
AEAE
AEAE
AE
when the FIFO is Almost-Empty
NOTES:
1. tSKEW2 is the minimum time between a rising CLKA edge and a rising CLKB edge for AE to transition HIGH in the next CLKB cycle. If the time between the rising CLKA edge
and rising CLKB edge is less than tSKEW2, then AE may transition HIGH one CLKB cycle later than shown.
2. FIFO write (CSA = L, W/RA = H, MBA = L), FIFO read (CSB = L, W/RB = L, MBB = L).
NOTE:
1. tSKEW1 is the minimum time between a rising CLKB edge and a rising CLKA edge for FF to transition HIGH in the next CLKA cycle. If the time between the rising CLKB edge
and rising CLKA edge is less than tSKEW1, then the transition of FF HIGH may occur one CLKA cycle later than shown.
Figure 6.
FFFF
FFFF
FF
Flag Timing and First Available Write when the FIFO is Full
CSB
EFB
W/RB
MBB
ENB
B0 - B35
CLKB
FF
CLKA
CSA
WRA
12
MBA
t
CLK
t
CLKH
t
CLKL
t
ENS2
t
ENH2
t
A
t
SKEW1
(1)
t
CLK
t
CLKH
t
CLKL
t
WFF
t
ENS3
t
ENS2
t
DS
t
ENH3
t
ENH2
t
DH
Previous Word in FIFO Output Register
Next Word From FIFO
LOW
LOW
LOW
HIGH
LOW
HIGH
FIFO Full
t
WFF
3024 drw 09
ENA
A0 - A35
AE
CLKA
ENB
ENA
CLKB
2
1
t
ENS2
t
ENH2
t
SKEW2
(1)
t
PAE
t
PAE
t
ENS2
t
ENH2
X Word in FIFO
(X+1) Words in FIFO
3024 drw 10

IDT723611L20PQF

Mfr. #:
Manufacturer:
Description:
IC FIFO 64X36 SYNC 20NS 132QFP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union