CY7C056V
CY7C057V
Document #: 38-06055 Rev. ** Page 19 of 23
Right Port Configuration
[47, 48, 49]
Right Port Operation
Left Port Operation
When reading a semaphore, data lines 0 through 8 output the
semaphore value. The read value is latched in an output reg-
ister to prevent the semaphore from changing state during a
write from the other port. If both ports attempt to access the
semaphore within t
SPS
of each other, the semaphore will definitely
be obtained by one side or the other, but there is no guarantee
which side will control the semaphore.
When reading a semaphore, data lines 0 through 8 output the
semaphore value. The read value is latched in an output reg-
ister to prevent the semaphore from changing state during a
write from the other port. If both ports attempt to access the
semaphore within t
SPS
of each other, the semaphore will definitely
be obtained by one side or the other, but there is no guarantee
which side will control the semaphore.
When reading a semaphore, data lines 0 through 8 output the
semaphore value. The read value is latched in an output reg-
ister to prevent the semaphore from changing state during a
write from the other port. If both ports attempt to access the
semaphore within t
SPS
of each other, the semaphore will definitely
be obtained by one side or the other, but there is no guarantee
which side will control the semaphore.
BM SIZE Configuration I/O Pins Used
0 0 x36 (Standard) I/O
035
01x36 (CE Active SEM Mode) I/O
035
1 0 x18 I/O
017
11x9I/O
08
Configuration WA BA Data Accessed
[50]
I/O Pins Used
x36 X X DQ
035
I/O
035
x18 0 X DQ
017
I/O
017
x18 1 X DQ
1835
I/O
017
x9 0 0 DQ
08
I/O
08
x9 0 1 DQ
917
I/O
08
x9 1 0 DQ
1826
I/O
08
x9 1 1 DQ
2735
I/O
08
Control Pin Effect
B0
I/O
08
Byte Control
B1
I/O
917
Byte Control
B2
I/O
1826
Byte Control
B3
I/O
2735
Byte Control
Notes:
47. BM and SIZE must be configured one clock cycle before operation is guaranteed.
48. In x36 mode WA and BA pins are Dont Care.
49. In x18 mode BA pin is a Dont Care.
50. DQ represents data output of the chip.
CY7C056V
CY7C057V
Document #: 38-06055 Rev. ** Page 20 of 23
Bus Match Operation
The right port of the CY7C057V 32Kx36 dual-port SRAM can
be configured in a 36-bit long-word, 18-bit word, or 9-bit byte
format for data I/O. The data lines are divided into four lanes,
each consisting of 9 bits (byte-size data lines).
The Bus Match Select (BM) pin works with Bus Size Select
(SIZE) to select bus width (long-word, word, or byte) for the
right port of the dual-port device. The data sequencing ar-
rangement is selected using the Word Address (WA) and Byte
Address (BA) input pins. A logic 0 applied to both the Bus
Match Select (BM) pin and to the Bus Size Select (SIZE) pin
will select long-word (36-bit) operation. A logic 1 level applied
to the Bus Match Select (BM) pin will enable either byte or
word bus width operation on the right port I/Os depending on
the logic level applied to the SIZE pin. The level of Bus Match
Select (BM) must be static throughout device operation.
Normally, the Bus Size Select (SIZE) pin would have no stan-
dard-cycle application when BM = LOW and the device is in
long-word (36-bit) operation. A special mode has been add-
ed however to disable ALL right port I/Os while the chip is
active. This I/O disable mode is implemented when SIZE is
forced to a logic 1 while BM is at a logic 0. It allows the bus-
matched port to support a chip enable Dont Care semaphore
read/write access similar to that provided on the left port of the
device when all Byte Select (B
03
) control inputs are deselect-
ed.
The Bus Size Select (SIZE) pin selects either a byte or word
data arrangement on the right port when the Bus Match Select
(BM) pin is HIGH. A logic 1 on the SIZE pin when the BM pin
is HIGH selects a byte bus (9-bit) data arrangement). A logic
0 on the SIZE pin when the BM pin is HIGH selects a word
bus (18-bit) data arrangement. The level of the Bus Size Se-
lect (SIZE) must also be static throughout normal device oper-
ation.
Long-Word (36-bit) Operation
Bus Match Select (BM) and Bus Size Select (SIZE) set to a
logic 0 will enable standard cycle long-word (36-bit) opera-
tion. In this mode, the right ports I/O operates essentially in an
identical fashion as does the left port of the dual-port SRAM.
However no Byte Select control is available. All 36 bits of the
long-word are shifted into and out of the right ports I/O buffer
stages. All read and write timing parameters may be identical
with respect to the two data ports. When the right port is con-
figured for a long-word size, Word Address (WA), and Byte
Address (BA) pins have no application and their inputs are
Dont Care
[51]
for the external user.
Word (18-bit) Operation
Word (18-bit) bus sizing operation is enabled when Bus Match
Select (BM) is set to a logic 1 and the Bus SIze Select (SIZE)
pin is set to a logic 0. In this mode, 18 bits of data are ported
through I/O
0R17R
. The level applied to the Word Address
(WA) pin during word bus size operation determines whether
the most-significant or least-significant data bits are ported
through the I/O
0R17R
pins in an Upper Word/Lower Word se-
lect fashion (note that when the right port is configured for word
size operation, the Byte Address pin has no application and its
input is Dont Care
[51]
).
Device operation is accomplished by treating the WA pin as an
additional address input and using standard cycle address and
data setup/hold times. When transferring data in word (18-bit)
bus match format, the unused I/O
18R35R
pins are three-stated.
Byte (9-bit) Operation
Byte (9-bit) bus sizing operation is enabled when Bus Match
Select (BM) is set to a logic 1 and the Bus Size Select (SIZE)
pin is set to a logic 1. In this mode, data is ported through
I/O
0R8R
in four groups of 9-bit bytes. A particular 9-bit byte
group is selected according to the levels applied to the Word
Address (WA) and Byte Address (BA) input pins.
Device operation is accomplished by treating the Word Ad-
dress (WA) pin and the Byte Address (BA) pins as additional
address inputs having standard cycle address and data set-
up/hold times. When transferring data in byte (9-bit) bus match
format, the unused I/O
9R35R
pins are three-stated.
9
/
BA WA
CY7C056V
CY7C057V
16K/32Kx36
Dual Port
BM SIZE
9
/
9
/
9
/
x9, x18, x36
/
US MODE
x36
/
I/Os Rank WA BA
I/O
27R35R
Upper-MSB 1 1
I/O
18R26R
Lower-MSB 1 0
I/O
9R17R
Upper-MSB 0 1
I/O
0R8R
Lower-MSB 0 0
Note:
51. Even though a logic level applied to a Dont Care input will not change the logical operation of the dual-port, inputs that are temporarily a Dont Care (along
with unused inputs) must not be allowed to float. They must be forced either HIGH or LOW.
CY7C056V
CY7C057V
Document #: 38-06055 Rev. ** Page 21 of 23
Ordering Information
Speed
(ns) Ordering Code
Package
Name Package Type
Operating
Range
12 CY7C056V-12AC A144 144-Pin Thin Quad Flat Pack Commercial
CY7C056V-12BBC
BB172 172-Ball Ball Grid Array (BGA) Commercial
15 CY7C056V-15AC A144 144-Pin Thin Quad Flat Pack Commercial
CY7C056V-15BBC BB172 172-Ball Ball Grid Array (BGA) Commercial
20 CY7C056V-20AC A144 144-Pin Thin Quad Flat Pack Commercial
CY7C056V-20BBC BB172 172-Ball Ball Grid Array (BGA) Commercial
Speed
(ns) Ordering Code
Package
Name Package Type
Operating
Range
12 CY7C057V-12AC A144 144-Pin Thin Quad Flat Pack Commercial
CY7C057V-12BBC
BB172 172-Ball Ball Grid Array (BGA) Commercial
15 CY7C057V-15AC A144 144-Pin Thin Quad Flat Pack Commercial
CY7C057V-15AI A144 144-Pin Thin Quad Flat Pack Industrial
CY7C057V-15BBC BB172 172-Ball Ball Grid Array (BGA) Commercial
CY7C057V-15BBI BB172 172-Ball Ball Grid Array (BGA) Industrial
20 CY7C057V-20AC A144 144-Pin Thin Quad Flat Pack Commercial
CY7C057V-20BBC BB172 172-Ball Ball Grid Array (BGA) Commercial
Package Diagrams
144-Pin Plastic Thin Quad Flat Pack (TQFP) A144
51-85047-A

CY7C056V-15AC

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
IC SRAM 576K PARALLEL 144TQFP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet