© Semiconductor Components Industries, LLC, 2016
August, 2016 Rev. 14
1 Publication Order Number:
MC10EP139/D
MC10EP139, MC100EP139
3.3V / 5V ECL ÷2/4, ÷4/5/6
Clock Generation Chip
Description
The MC10/100EP139 is a low skew ÷2/4, ÷4/5/6 clock generation chip
designed explicitly for low skew clock generation applications. The
internal dividers are synchronous to each other, therefore, the common
output edges are all precisely aligned.
The common enable (EN
) is synchronous so that the internal dividers
will only be enabled/disabled when the internal clock is already in the
LOW state. This avoids any chance of generating a runt clock pulse on
the internal clock when the device is enabled/disabled as can happen with
an asynchronous control. The internal enable flip-flop is clocked on the
falling edge of the input clock, therefore, all associated specification
limits are referenced to the negative edge of the clock input.
Upon start-up, the internal flip-flops will attain a random state;
therefore the master reset (MR) input may require assertion to ensure
system synchronization. Internal divider design ensures synchronization
between the ÷2/4 and the ÷4/5/6 outputs within a device. All V
CC
and
V
EE
pins must be externally connected to power supply to guarantee
proper operation.
The V
BB
Pin, an internally generated voltage supply, is available to this
device only. For Single-Ended input conditions, the unused differential
input is connected to V
BB
as a switching reference voltage. V
BB
may also
rebias AC coupled inputs. When used, decouple V
BB
and V
CC
via a
0.01 mF capacitor and limit current sourcing or sinking to 0.5 mA. When
not used, VBB should be left open.
The 100 Series contains temperature compensation.
Features
Maximum Frequency = > 1.0 GHz Typical
50 ps Output-to-Output Skew
PECL Mode Operating Range:
V
CC
= 3.0 V to 5.5 V with V
EE
= 0 V
NECL Mode Operating Range:
V
CC
= 0 V with V
EE
= 3.0 V to 5.5 V
Open Input Default State
Safety Clamp on Inputs
Synchronous Enable/Disable
Master Reset for Synchronization of Multiple Chips
V
BB
Output
These Devices are Pb-Free, Halogen Free and are RoHS Compliant
XXXX
EP139
ALYWG
G
HEP or KEP
139
ALYWG
G
MARKING DIAGRAMS*
HEP = MC10EP
KEP = MC100EP
XXX = 10 or 100
A = Assembly Location
L,WL = Wafer Lot
Y, YY = Year
W, WW = Work Week
G or G = Pb-Free Package
*For additional marking information, refer to
Application Note AND8002/D
.
TSSOP20 WB
DT SUFFIX
CASE 948E
SOIC20 WB
DW SUFFIX
CASE 751D
1
www.onsemi.com
See detailed ordering and shipping information in the package
dimensions section on page 11 of this data sheet.
ORDERING INFORMATION
20
1
MCXXXEP139
AWLYYWWG
1
20
QFN20
MN SUFFIX
CASE 485E
1
(Note: Microdot may be in either location)
TSSOP20 WB SOIC20 WB
QFN20
MC10EP139, MC100EP139
www.onsemi.com
2
CLK
Figure 1. 20-Lead Pinout (Top View)
CLK
MR
V
CC
Q0
Q1
Q1
Q2
Q2
Q3
Q3
V
EE
EN
V
CC
Q0
V
BB
Warning: All V
CC
and V
EE
pins must be externally connected to
a Power Supply to guarantee proper operation.
DIVSELb0
DIVSELb1
DIVSELa
V
CC
MC10/100EP139
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
Table 1. PIN DESCRIPTION
PIN FUNCTION
CLK*, CLK* ECL Differential Clock Inputs
EN* ECL Sync Enable
MR* ECL Master Reset
V
BB
ECL Reference Output
Q0, Q1, Q0, Q1 ECL Differential B2/4 Outputs
Q2, Q3, Q2, Q3 ECL Differential B4/5/6 Outputs
DIVSELa* ECL Frequency Select Input B2/4
DIVSELb0* ECL Frequency Select Input B4/5/6
DIVSELb1* ECL Frequency Select Input B4/5/6
V
CC
ECL Positive Supply
V
EE
ECL Negative Supply
EP Exposed Pad
*Pins will default low when left open.
1
2
3
4
5
15
14
13
12
11
678910
20 19 18 17 16
Figure 2. QFN-20 Pinout (Top View)
Q0
Q1
Q1
V
CC
Q0
V
CC
Q2
Q2
Q3
Q3
V
EE
CLK
CLK
MR
EN
DIVSELb0
V
BB
V
CC
DIVSELb1
DIVSELa
Exposed Pad
MC10/100EP139
Warning: All V
CC
and V
EE
pins must be externally connected to a Power Supply to
guarantee proper operation.
The Exposed Pad (EP) on package bottom must be attached to a heat-sinking con-
duit. The Exposed Pad may only be electrically connected to V
EE
.
MC10EP139, MC100EP139
www.onsemi.com
3
CLK
CLK
EN
MR
DIVSELb1
÷2/4
Q0
Q0
Q1
Q1
÷4/5/6
Q2
Q2
Q3
Q3
Figure 3. Logic Diagram
R
R
DIVSELa
DIVSELb0
V
EE
Table 2. FUNCTION TABLES
CLK EN MR Function
Z
ZZ
X
L
H
X
L
L
H
Divide
Hold Q0:3
Reset Q0:3
Z = Low-to-High Transition
ZZ = High-to-Low Transition
DIVSELa
Q0:1 Outputs
L
H
Divide by 2
Divide by 4
DIVSELb0 DIVSELb1 Q2:3 Outputs
L
H
L
H
L
L
H
H
Divide by 4
Divide by 6
Divide by 5
Divide by 5
CLK
Q (÷2)
Q (÷4)
Q (÷5)
Figure 4. CLK and OUTPUT Timing Diagram
Q (÷6)
Figure 5. Timing Diagram
CLK
RESET
Q (÷n)
t
RR

MC100EP139DTG

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Clock Generators & Support Products 3.3V/5V ECL Clock Generator
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union