RHYTHM SB3231
www.onsemi.com
4
Table 2. ELECTRICAL CHARACTERISTICS (Supply Voltage V
B
= 1.25 V; Temperature = 25°C)
Parameter UnitsMaxTypMinConditionsSymbol
OUTPUT
D/A Dynamic Range
100 Hz − 8 kHz 88 dB
Output Impedance Z
OUT
10 13
W
CONTROL A/D
Resolution (monotonic)
7 bits
Zero Scale Level 0 V
Full Scale Level V
REG
V
VOLUME CONTROL
Volume Control Resistance
R
VC
Three−terminal connection 100 360
kW
Volume Control Range 42 dB
PC_SDA INPUT
Logic 0 Voltage
0 0.3 V
Logic 1 Voltage 1 1.25 V
PC_SDA OUTPUT
Stand−by Pull Up Current
Creftrim = 6 3 5 6.5
mA
Sync Pull Up Current Creftrim = 6 748 880 1020
mA
Max Sync Pull Up Current Creftrim = 15 1380
mA
Min Sync Pull Up Current Creftrim = 0 550
mA
Logic 0 Current (Pull Down) Creftrim = 6 374 440 506
mA
Logic 1 Current (Pull Up) Creftrim = 6 374 440 506
mA
Synchronization Time
(Synchronization Pulse Width)
T
SYNC
Baud = 0 237 250 263 ms
Baud = 1 118 125 132
Baud = 2 59 62.5 66
Baud = 3 29.76 31.25 32.81
Baud = 4 14.88 15.63 16.41
Baud = 5 7.44 7.81 8.20
Baud = 6 3.72 3.91 4.10
Baud = 7 1.86 1.95 2.05
1. Times do not include additional programmable startup delay.
RHYTHM SB3231
www.onsemi.com
5
Table 3. I
2
C TIMING
Parameter Symbol
Standard Mode Fast Mode
Units
Min Max Min Max
Clock Frequency f
PC_CLK
0 100 0 400 kHz
Hold time (repeated) START condition. After this
period, the first clock pulse is generated.
t
HD;STA
4.0 0.6
msec
LOW Period of the PC_CLK Clock t
LOW
4.7
msec
HIGH Period of the PC_CLK Clock t
HIGH
4.0
msec
Set−up time for a repeated START condition t
SU;STA
4.7
msec
Data Hold Time:
for CBUS Compatible Masters
for I
2
C−bus Devices
t
HD;DAT
5.0
0
(Note 1)
3.45
(Note 2)
0
(Note 1)
0.9
(Note 2)
msec
Data set−up time t
SU;DAT
250 100 nsec
Rise time of both PC_SDA and PC_CLK signals t
r
1000 20 + 0.1 C
b
(Note 4)
300 nsec
Fall time of both PC_SDA and PC_CLK signals t
f
300 20 + 0.1 C
b
(Note 4)
300 nsec
Set−up time for STOP condition t
SU;STO
4.0 0.6 nsec
Bus free time between a STOP and START condition t
BUF
4.7 1.3
msec
Output fall time from V
IHmin
to V
ILmax
with a bus
capacitance from 10 pF to 400 pF
t
of
250 20 + 0.1 C
b
(Note 4)
250 nsec
Pulse width of spikes which must be suppressed by
the input filter
t
SP
n/a n/a 0 50 nsec
Capacitive load for each bus line C
b
400 400 pF
1. A device must internally provide a hold time of at least 300 ns for the PC_SDA signal to bridge the undefined region of the falling edge of PC_CLK.
2. The maximum t
HD;DAT
has only to be met if the device does not stretch the LOW period (t
LOW
) of the PC_CLK signal.
3. A Fast−mode I
2
C−bus device can be used in a Standard−mode I
2
C−bus system, but the requirement t
SU;DAT
P250ns must then be met.
This will automatically be the case if the device does not stretch the LOW period of the PC_CLK signal. If such a device does stretch the
LOW period of the PC_CLK signal, it must output the next data bit to the PC_SDA line t
r
max + t
SU;DAT
= 1000 + 250 = 1250 ns (according
to the Standard−mode I
2
C−bus specification) before the PC_CLK line is released.
4. C
b
= total capacitance of one bus line in pF.
TYPICAL APPLICATIONS
Figure 2. Test Circuit
Note: All resistors in ohms and all capacitors in farads, unless otherwise stated.
3k9
1k
LP FILTER
OU
T
V
B
A/D
A/D
TRIMMER/VC INTERFACE
PROGRAMMING
INTERFACE
REGULATOR
D/A
HBRIDGE
SB3231
PRE BIQUAD FILTERS
1−4
+
AGC−O
POST BIQUAD FILTERS
1 & 2
POST BIQUAD FILTERS
3 & 4
CROSS
FADER
22 20 1914
12 11 8
3
13
NOISE GENERATOR
EVOKE
1, 2 or 4 CHANNEL
WDRC, EQ, ANR
BIQUAD 1−4
PEAK
CLIPPING
TONE
GENERATOR
FEEDBACK
CANCELLER
MIC / TELECOIL
COMPENSATION
910
VC GAIN
WIDEBAND GAIN
21
3k9
1
18
17
16
2
15
7
6
5
4
RHYTHM SB3231
www.onsemi.com
6
TYPICAL APPLICATIONS (continued)
Figure 3. Typical Programmable Application Circuit
Note: All resistors in ohms and all capacitors in farads, unless otherwise stated.
V
B
To Programming box
MS2
MS1
A/D
A/D
TRIMMER/VC INTERFACE
PROGRAMMING
INTERFACE
REGULATOR
D/A
HBRIDGE
SB3231
PRE BIQUAD FILTERS
1−4
+
AGC−O
POST BIQUAD FILTERS
1 & 2
POST BIQUAD FILTERS
3 & 4
CROSS
FADER
1
22 20 19
18
17
15
14
16
12 11 8
7
6
5
4
3
2
13
NOISE GENERATOR
EVOKE
1, 2 or 4 CHANNEL
WDRC, EQ, ANR
BIQUAD 1−4
910
PEAK
CLIPPING
TONE
GENERATOR
FEEDBACK
CANCELLER
VC GAIN
WIDEBAND GAIN
MIC / TELECOIL
COMPENSATION
VC
200 k
21
Figure 4. Typical Trimmer Application Circuit
Note: All resistors in ohms and all capacitors in farads, unless otherwise stated.
TONE
GENERATOR
V
B
22
47μ
VC
TR1 TR2 TR3
TR4
MS1
A/D
A/D
TRIMMER/VC INTERFACE
PROGRAMMING
INTERFACE
REGULATOR
D/A
HBRIDGE
SB3231
PRE BIQUAD FILTERS
1−4
+
AGC−O
POST BIQUAD FILTERS
1 & 2
POST BIQUAD FILTERS
3 & 4
CROSS
FADER
22 20 1914
12 11 8
7
6
5
4
3
13
NOISE GENERATOR
EVOKE
1, 2 or 4 CHANNEL
WDRC, EQ, ANR
BIQUAD 1−4
Reed Switch
For Autotcoil
MIC / TELECOIL
COMPENSATION
FEEDBACK
CANCELLER
PEAK
CLIPPING
VC GAIN
WIDEBAND GAIN
910
1
18
17
15
16
2
21

SB3231-E1-T

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Audio DSPs PRECONFIG DSP: RHYTH
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet