DATASHEET
9FGL04 DECEMBER 1, 2016 1 ©2016 Integrated Device Technology, Inc.
4-output 3.3V PCIe Clock Generator 9FGL04
Description
The 9FGL04 devices are 3.3V members of IDT's 3.3V
Full-Featured PCIe family. The devices have 4 output enables
for clock management and support 2 different spread
spectrum levels in addition to spread off. The 9FGL04
supports PCIe Gen1-4 Common Clocked architectures (CC)
and PCIe Separate Reference no-Spread (SRnS) and
Separate Reference Independent Spread (SRIS) clocking
architectures. The 9FGL04P1 can be programmed with a
user-defined power up default SMBus configuration.
Recommended Application
PCIe Gen1-4 clock generation for Riser Cards, Storage,
Networking, JBOD, Communications, Access Points
Output Features
4 – 100 MHz Low-Power HCSL (LP-HCSL) DIF pairs
9FGL0441 default ZOUT = 100
9FGL0451 default ZOUT = 85
9FGL04P1 factory programmable defaults
1 - 3.3V LVCMOS REF output w/Wake-On-LAN (WOL)
support
Easy AC-coupling to other logic families, see IDT
application note AN-891
Key Specifications
PCIe Gen1-2-3-4 CC-compliant
PCIe Gen2-3 SRIS-compliant
DIF cycle-to-cycle jitter <50ps
DIF output-to-output skew <50ps
DIF 12k-20M phase jitter is <2ps rms when SSC is off
REF phase jitter is <300fs rms (SSC off) and < 1.5ps RMS
(SSC on)
±100ppm frequency accuracy on all clocks
Features/Benefits
Direct connection to 100 (xx41) or 85 (xx51)
transmission lines; saves 16 resistors compared to
standard PCIe devices
142mW typical power consumption (@3.3V); eliminates
thermal concerns
SMBus-selectable features allows optimization to customer
requirements:
control input polarity
control input pull up/downs
slew rate for each output
differential output amplitude
33, 85 or 100 output impedance for each output
spread spectrum amount
41 and 51 devices contain default configuration; SMBus
interface not required for device operation
P1 device allows factory programming of customer-defined
input/output frequencies and SMBus power up default;
allows exact optimization to customer requirements.
OE# pins; support DIF power management
8MHz - 40MHz input frequency with 9FGL04P1 device
(25MHz default); flexibility
Pin/SMBus selectable 0%, -0.25% or -0.5% spread on DIF
outputs %; minimize EMI and phase jitter for each
application
DIF outputs blocked until PLL is locked; clean system
start-up
Two selectable SMBus addresses; multiple devices can
easily share an SMBus segment
Space saving 32-pin 5x5mm VFQFPN; minimal board
space
Block Diagram
Note: Resistors default to internal on 41/51 devices. P1 devices have programmable default impedances on an output-by-output basis.
XIN/CLKIN_25
X2
vSS_EN_tri
^CKPWRGD_PD#
SDATA_3.3
REF
vOE(3:0)#
SCLK_3.3
vSADR
DIF0
4
603-25-150JA4I 25MHz
SSC Capable
PLL
Control
Logic
DIF1
DIF2
DIF3
4-OUTPUT 3.3V PCIE CLOCK GENERATOR 2 DECEMBER 1, 2016
9FGL04 DATASHEET
Pin Configuration
SMBus Address Selection Table
Power Management Table
Power Connections
vSS_EN_tri
^CKPWRGD_PD#
GND
vOE3#
DIF3#
DIF3
GND
VDDO3.3
32 31 30 29 28 27 26 25
GNDXTAL 1
24
vOE2#
XIN/CLKIN_25 2
23
DIF2#
X2 3
22
DIF2
VDDXTAL3.3 4
21
VDDA3.3
VDDREF3.3 5
20
GNDA
vSADR/REF3.3 6
19
DIF1#
GNDREF
7
18
DIF1
GNDDIG
817vOE1#
9 10111213141516
VDDDIG3.3
SCLK_3.3
SDATA_3.3
vOE0#
DIF0
DIF0#
GND
VDDO3.3
9FGL04xx
ePAD is
GND
32-pin VFQFPN, 5x5 mm, 0.5mm pitch
v prefix indicates internal 120KOhm pull down resistor
^ prefix indicates internal 120KOhm pull up resistor
SADR Address
0 1101000
1 1101010
State of SADR on first application
of CKPW RGD_PD#
+ Read/Write Bit
x
x
True O/P Comp. O/P
0XX
Low
1
Low
1
Hi-Z
2
1 1 0 Running Running Running
111
Disabled
1
Disabled
1
Running
10X
Disabled
1
Disabled
1
Disabled
4
1. The output state is set by B11[1:0] (Low/Low default)
3. Input polarities defined at default values for 9FGLxx41/xx51.
4. See SMBus description for Byte 3, bit 4
2. REF is Hi-Z until the 1st assertion of CKPWRGD_PD# high. After this, when
CKPWRG_PD# is low, REF is disabled unless Byte3[5]=1, in which case REF is
running..
CKPW RGD_PD#
SMBus
OE bit
OEx#
Pin
DIFx/DIFx#
REF
Pin Number
VDD GND
41
57
98, 30
16, 25 15, 26, 33
21 20 PLL Analog
REF Output
Description
XTAL Analog
Digital Power
DIF outputs
DECEMBER 1, 2016 3 4-OUTPUT 3.3V PCIE CLOCK GENERATOR
9FGL04 DATASHEET
Pin Descriptions
Pin# Pin Name Type Pin Description
1 GNDXTAL GND GND for XTAL
2 XIN/CLKIN_25 IN Crystal input or Reference Clock input. Nominally 25MHz.
3 X2 OUT Crystal output.
4 VDDXTAL3.3 PWR Power supply for XTAL, nominal 3.3V
5 VDDREF3.3 PWR VDD for REF output. nominal 3.3V.
6 vSADR/REF3.3
LATCHED
I/O
Latch to select SMBus Address/3.3V LVCMOS copy of X1/REFIN pin
7 GNDREF GND Ground pin for the REF outputs.
8 GNDDIG GND Ground pin for digital circuitry
9 VDDDIG3.3 PWR 3.3V digital power (dirty power)
10 SCLK_3.3 IN Clock pin of SMBus circuitry, 3.3V tolerant.
11 SDATA_3.3 I/O Data pin for SMBus circuitry, 3.3V tolerant.
12 vOE0# IN
Active low input for enabling DIF pair 0. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
13 DIF0 OUT Differential true clock output
14 DIF0# OUT Differential Complementary clock output
15 GND GND Ground pin.
16 VDDO3.3 PWR Power supply for outputs,nominal 3.3V.
17 vOE1# IN
Active low input for enabling DIF pair 1. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
18 DIF1 OUT Differential true clock output
19 DIF1# OUT Differential Complementary clock output
20 GNDA GND Ground pin for the PLL core.
21 VDDA3.3 PWR 3.3V power for the PLL core.
22 DIF2 OUT Differential true clock output
23 DIF2# OUT Differential Complementary clock output
24 vOE2# IN
Active low input for enabling DIF pair 2. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
25 VDDO3.3 PWR Power supply for outputs,nominal 3.3V.
26 GND GND Ground pin.
27 DIF3 OUT Differential true clock output
28 DIF3# OUT Differential Complementary clock output
29 vOE3# IN
Active low input for enabling DIF pair 3. This pin has an internal pull-down.
1 =disable outputs, 0 = enable outputs
30 GND GND Ground pin.
31 ^CKPWRGD_PD# IN
Input notifies device to sample latched inputs and start up on first high assertion.
Low enters Power Down Mode, subsequent high assertions exit Power Down
Mode. This pin has internal pull-up resistor.
32 vSS_EN_tri LATCHED IN
Latched select input to select spread spectrum amount at initial power up :
1 = -0.5% spread, M = -0.25%, 0 = Spread Off
33 ePAD GND Connect to ground

9FGL0451BKILF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products 4 O/P 3.3V LP-HCSL CLK GEN ZO=100 OHM
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union