1. General description
The PCA9517 is a CMOS integrated circuit that provides level shifting between low
voltage (down to 0.9 V) and higher voltage (2.7 V to 5.5 V) I
2
C-bus or SMBus applications.
While retaining all the operating modes and features of the I
2
C-bus system during the
level shifts, it also permits extension of the I
2
C-bus by providing bidirectional buffering for
both the data (SDA) and the clock (SCL) lines, thus enabling two buses of 400 pF. Using
the PCA9517 enables the system designer to isolate two halves of a bus for both voltage
and capacitance. The SDA and SCL pins are over voltage tolerant and are
high-impedance when the PCA9517 is unpowered.
The 2.7 V to 5.5 V bus B-side drivers behave much like the drivers on the PCA9515A
device, while the adjustable voltage bus A-side drivers drive more current and eliminate
the static offset voltage. This results in a LOW on the B-side translating into a nearly 0 V
LOW on the A-side which accommodates smaller voltage swings of lower voltage logic.
The static offset design of the B-side PCA9517 I/O drivers prevent them from being
connected to another device that has rise time accelerator including the PCA9510,
PCA9511, PCA9512, PCA9513, PCA9514, PCA9515A, PCA9516A, PCA9517 (B-side),
or PCA9518. The A-side of two or more PCA9517s can be connected together, however,
to allow a star topography with the A-side on the common bus, and the A-side can be
connected directly to any other buffer with static or dynamic offset voltage. Multiple
PCA9517s can be connected in series, A-side to B-side, with no build-up in offset voltage
with only time of flight delays to consider.
The PCA9517 drivers are not enabled unless V
CCA
is above 0.8 V and V
CC
is above 2.5 V.
The EN pin can also be used to turn the drivers on and off under system control. Caution
should be observed to only change the state of the enable pin when the bus is idle.
The output pull-down on the B-side internal buffer LOW is set for approximately 0.5 V,
while the input threshold of the internal buffer is set about 70 mV lower (0.43 V). When the
B-side I/O is driven LOW internally, the LOW is not recognized as a LOW by the input.
This prevents a lock-up condition from occurring. The output pull-down on the A-side
drives a hard LOW and the input level is set at 0.3V
CCA
to accommodate the need for a
lower LOW level in systems where the low voltage side supply voltage is as low as 0.9 V.
2. Features
n 2 channel, bidirectional buffer isolates capacitance and allows 400 pF on either side of
the device
n Voltage level translation from 0.9 V to 5.5 V and from 2.7 V to 5.5 V
n Footprint and functional replacement for PCA9515/15A
n I
2
C-bus and SMBus compatible
PCA9517
Level translating I
2
C-bus repeater
Rev. 03 — 30 January 2007 Product data sheet
PCA9517_3 © NXP B.V. 2007. All rights reserved.
Product data sheet Rev. 03 — 30 January 2007 2 of 19
NXP Semiconductors
PCA9517
Level translating I
2
C-bus repeater
n Active HIGH repeater enable input
n Open-drain input/outputs
n Lock-up free operation
n Supports arbitration and clock stretching across the repeater
n Accommodates Standard mode and Fast mode I
2
C-bus devices and multiple masters
n Powered-off high-impedance I
2
C-bus pins
n A-side operating supply voltage range of 0.9 V to 5.5 V
n B-side operating supply voltage range of 2.7 V to 5.5 V
n 5 V tolerant I
2
C-bus and enable pins
n 0 Hz to 400 kHz clock frequency (the maximum system operating frequency may be
less than 400 kHz because of the delays added by the repeater).
n ESD protection exceeds 2000 V HBM per JESD22-A114, 150 V MM per
JESD22-A115, and 1000 V CDM per JESD22-C101
n Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
n Packages offered: SO8 and TSSOP8
3. Ordering information
[1] Also known as MSOP8
4. Functional diagram
Table 1. Ordering information
T
amb
=
40
°
C to +85
°
C
Type number Topside
mark
Package
Name Description Version
PCA9517D PCA9517 SO8 plastic small outline package; 8 leads; body width 3.9 mm SOT96-1
PCA9517DP 9517 TSSOP8
[1]
plastic thin shrink small outline package; 8 leads; body width 3 mm SOT505-1
Fig 1. Functional diagram of PCA9517
002aac200
PCA9517
SDAA
SCLA
EN
SDAB
SCLB
V
CCA
V
CCB
GND
V
CCB
pull-up
resistor
PCA9517_3 © NXP B.V. 2007. All rights reserved.
Product data sheet Rev. 03 — 30 January 2007 3 of 19
NXP Semiconductors
PCA9517
Level translating I
2
C-bus repeater
5. Pinning information
5.1 Pinning
5.2 Pin description
6. Functional description
Refer to Figure 1 “Functional diagram of PCA9517”.
The PCA9517 enables I
2
C-bus or SMBus translation down to V
CCA
as low as 0.9 V
without degradation of system performance. The PCA9517 contains two bidirectional
open-drain buffers specifically designed to support up-translation/down-translation
between the low voltage (as low as 0.9 V) and a 3.3 V or 5 V I
2
C-bus or SMBus. All inputs
and I/Os are overvoltage tolerant to 5.5 V even when the device is unpowered (V
CCB
and/or V
CCA
= 0 V). The PCA9517 includes a power-up circuit that keeps the output
drivers turned off until V
CCB
is above 2.5 V and the V
CCA
is above 0.8 V. V
CCB
and V
CCA
can be applied in any sequence at power-up. After power-up and with the enable (EN)
HIGH, a LOW level on the A-side (below 0.3V
CCA
) turns the corresponding B-side driver
(either SDA or SCL) on and drives the B-side down to about 0.5 V. When the A-side rises
above 0.3V
CCA
the B-side pull-down driver is turned off and the external pull-up resistor
pulls the pin HIGH. When the B-side falls first and goes below 0.3V
CCB
the A-side driver is
turned on and the A-side pulls down to 0 V. The B-side pull-down is not enabled unless
the B-side voltage goes below 0.4 V. If the B-side low voltage does not go below 0.5 V, the
A-side driver will turn off when the B-side voltage is above 0.7V
CCB
. If the B-side low
voltage goes below 0.4 V, the B-side pull-down driver is enabled and the B-side will only
Fig 2. Pin configuration for SO8 Fig 3. Pin configuration for TSSOP8
(MSOP8)
PCA9517D
V
CCA
V
CCB
SCLA SCLB
SDAA SDAB
GND EN
002aac198
1
2
3
4
6
5
8
7
PCA9517DP
V
CCA
V
CCB
SCLA SCLB
SDAA SDAB
GND EN
002aac199
1
2
3
4
6
5
8
7
Table 2. Pin description
Symbol Pin Description
V
CCA
1 A-side supply voltage (0.9 V to 5.5 V)
SCLA 2 serial clock A-side bus
SDAA 3 serial data A-side bus
GND 4 supply ground (0 V)
EN 5 active HIGH repeater enable input
SDAB 6 serial data B-side bus
SCLB 7 serial clock B-side bus
V
CCB
8 B-side supply voltage (2.7 V to 5.5 V)

PCA9517D,118

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
Interface - Signal Buffers, Repeaters I2C BUS REPEATER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet