PCA9532 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved.
Product data sheet Rev. 4.1 — 22 August 2016 16 of 31
NXP Semiconductors
PCA9532
16-bit I
2
C-bus LED dimmer
10. Static characteristics
[1] Typical limits at V
DD
= 3.3 V, T
amb
=25C.
[2] V
DD
must be lowered to 0.2 V in order to reset part.
[3] Each I/O must be externally limited to a maximum of 25 mA and each octal ([LED0 to LED7] and [LED8 to LED15]) must be limited to a
maximum current of 100 mA for a device total of 200 mA.
Table 13. Static characteristics
V
DD
= 2.3 V to 5.5 V; V
SS
=0V; T
amb
=
40
C to +85
C; unless otherwise specified.
Symbol Parameter Conditions Min Typ
[1]
Max Unit
Supplies
V
DD
supply voltage 2.3 - 5.5 V
I
DD
supply current operating mode; V
DD
= 5.5 V; no load;
V
I
=V
DD
or V
SS
; f
SCL
=100kHz
- 350 550 A
I
stb
standby current Standby mode; V
DD
= 5.5 V; no load;
V
I
=V
DD
or V
SS
; f
SCL
= 0 kHz
-2.15.0A
I
DD
additional quiescent supply
current
Standby mode; V
DD
=5.5V;
every LED I/O at V
I
=4.3V;
f
SCL
= 0 kHz
--2 mA
V
POR
power-on reset voltage V
DD
= 3.3 V; no load; V
I
=V
DD
or V
SS
[2]
-1.72.2V
Input SCL; input/output SDA
V
IL
LOW-level input voltage 0.5 - +0.3V
DD
V
V
IH
HIGH-level input voltage 0.7V
DD
-5.5V
I
OL
LOW-level output current V
OL
=0.4V 3 6.5 - mA
I
L
leakage current V
I
=V
DD
=V
SS
1- +1 A
C
i
input capacitance V
I
=V
SS
-4.45 pF
I/Os
V
IL
LOW-level input voltage 0.5 - +0.8 V
V
IH
HIGH-level input voltage 2.0 - 5.5 V
I
OL
LOW-level output current V
OL
=0.4V
V
DD
=2.3V
[3]
9-- mA
V
DD
=3.0V
[3]
12 - - mA
V
DD
=5.0V
[3]
15 - - mA
V
OL
=0.7V
V
DD
=2.3V
[3]
15 - - mA
V
DD
=3.0V
[3]
20 - - mA
V
DD
=5.0V
[3]
25 - - mA
I
LI
input leakage current V
DD
=3.6V; V
I
=0V or V
DD
1- +1 A
C
io
input/output capacitance - 2.6 5 pF
Select inputs A0, A1, A2; RESET
V
IL
LOW-level input voltage 0.5 - +0.8 V
V
IH
HIGH-level input voltage 2.0 - 5.5 V
I
LI
input leakage current 1- +1 A
C
i
input capacitance V
I
=V
SS
-2.35 pF
PCA9532 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved.
Product data sheet Rev. 4.1 — 22 August 2016 17 of 31
NXP Semiconductors
PCA9532
16-bit I
2
C-bus LED dimmer
(1) maximum
(2) average
(3) minimum
(1) maximum
(2) average
(3) minimum
Fig 17. Typical frequency variation over process at
V
DD
= 2.3 V to 3.0 V
Fig 18. Typical frequency variation over process at
V
DD
=3.0V to 5.5V
20 %
0 %
20 %
percent
variation
40 %
T
amb
(°C)
40 10020
002aac191
020406080
(2)
(1)
(3)
20 %
0 %
20 %
percent
variation
40 %
T
amb
(°C)
40 10020
002aac192
020406080
(1)
(2)
(3)
PCA9532 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2016. All rights reserved.
Product data sheet Rev. 4.1 — 22 August 2016 18 of 31
NXP Semiconductors
PCA9532
16-bit I
2
C-bus LED dimmer
11. Dynamic characteristics
[1] t
VD;ACK
= time for Acknowledgement signal from SCL LOW to SDA (out) LOW.
[2] t
VD;DAT
= minimum time for SDA data output to be valid following SCL LOW.
[3] C
b
= total capacitance of one bus line in pF.
[4] Resetting the device while actively communicating on the bus may cause glitches or errant STOP conditions.
[5] Upon reset, the full delay will be the sum of t
rst
and the RC time constant of the SDA bus.
Table 14. Dynamic characteristics
Symbol Parameter Conditions Standard-mode
I
2
C-bus
Fast-mode I
2
C-bus Unit
Min Max Min Max
f
SCL
SCL clock frequency 0 100 0 400 kHz
t
BUF
bus free time between a STOP and
START condition
4.7 - 1.3 - s
t
HD;STA
hold time (repeated) START condition 4.0 - 0.6 - s
t
SU;STA
set-up time for a repeated START
condition
4.7 - 0.6 - s
t
SU;STO
set-up time for STOP condition 4.0 - 0.6 - s
t
HD;DAT
data hold time 0 - 0 - ns
t
VD;ACK
data valid acknowledge time
[1]
- 600 - 600 ns
t
VD;DAT
data valid time LOW-level
[2]
- 600 - 600 ns
HIGH-level
[2]
- 1500 - 600 ns
t
SU;DAT
data set-up time 250 - 100 - ns
t
LOW
LOW period of the SCL clock 4.7 - 1.3 - s
t
HIGH
HIGH period of the SCL clock 4.0 - 0.6 - s
t
r
rise time of both SDA and SCL signals - 1000 20 + 0.1C
b
[3]
300 ns
t
f
fall time of both SDA and SCL signals - 300 20 + 0.1C
b
[3]
300 ns
t
SP
pulse width of spikes that must be
suppressed by the input filter
-50 - 50ns
Port timing
t
v(Q)
data output valid time - 200 - 200 ns
t
su(D)
data input set-up time 100 - 100 - ns
t
h(D)
data input hold time 1 - 1 - s
Reset
t
w(rst)
reset pulse width 10 - 10 - ns
t
rec(rst)
reset recovery time 0 - 0 - ns
t
rst
reset time
[4][5]
400 - 400 - ns

PCA9532D,112

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
LED Lighting Drivers I2C LED DIMMER 16BIT
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union