xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx x x x xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xx xx xxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxx x x
xxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxx xxx
ADC1415S_SER 5 © IDT 2012. All rights reserved.
Product data sheet Rev. 05 — 2 July 2012 13 of 40
Integrated Device Technology
ADC1415S series
Single 14-bit ADC; input buffer; CMOS or LVDS DDR digital outputs
[1] Typical values measured at V
DDA(3V)
=3V, V
DDO
= 1.8 V, V
DDA(5V)
=5V; T
amb
=25C and C
L
= 5 pF; minimum and maximum values are across the full temperature range
T
amb
= 40 C to +85 C at V
DDA(3V)
=3V, V
DDO
= 1.8 V, V
DDA(5V)
=5V, V
INP
V
INM
= 1 dBFS; internal reference mode; applied to CMOS and LVDS interface; unless otherwise
specified.
[2] Measured between 20 % to 80 % of V
DDO
.
[3] Rise time measured from 50 mV to +50 mV; fall time measured from +50 mV to 50 mV.
LVDS DDR mode timing output: pins D12_D13_P to D0_D1_P, D12_D13_M to D0_D1_M, DAVP and DAVM
t
PD
propagation
delay
DATA 3.3 5.1 7.6 2.9 4.6 7.1 2.5 4.2 6.8 2.2 4.0 6.6 ns
DAV -2.8--2.5--2.3--2.2-ns
t
su
set-up time - 5.4 - - 4.1 - - 2.6 - - 1.9 - ns
t
h
hold time -2.2--2.0--1.8--1.7-ns
t
r
rise time DATA
[3]
0.5 - 5 0.5 - 5 0.5 - 5 0.5 - 5 ns
DAV 0.18 - 2.4 0.18 - 2.4 0.18 - 2.4 0.18 - 2.4 ns
t
f
fall time DATA
[3]
0.15 - 1.6 0.15 - 1.6 0.15 - 1.6 0.15 - 1.6 ns
Table 8. Clock and digital output timing characteristics
[1]
…continued
Symbol Parameter Conditions ADC1410S065 ADC1410S080 ADC1410S105 ADC1410S125 Unit
Min Typ Max Min Typ Max Min Typ Max Min Typ Max