6-OUTPUT 3.3V PCIE ZERO-DELAY BUFFER 10 FEBRUARY 8, 2017
9DBL0641 / 9DBL0651 DATASHEET
General SMBus Serial Interface Information
How to Write
Controller (host) sends a start bit
Controller (host) sends the write address
IDT clock will acknowledge
Controller (host) sends the beginning byte location = N
IDT clock will acknowledge
Controller (host) sends the byte count = X
IDT clock will acknowledge
Controller (host) starts sending Byte N through Byte
N+X-1
IDT clock will acknowledge each byte one at a time
Controller (host) sends a Stop bit
Note: SMBus Address is Latched on SADR pin.
Unless otherwise indicated, default values are for the 641
and 0651. P1 devices are fully factory programmable.
How to Read
Controller (host) will send a start bit
Controller (host) sends the write address
IDT clock will acknowledge
Controller (host) sends the beginning byte location = N
IDT clock will acknowledge
Controller (host) will send a separate start bit
Controller (host) sends the read address
IDT clock will acknowledge
IDT clock will send the data byte count = X
IDT clock sends Byte N+X-1
IDT clock sends Byte 0 through Byte X (if X
(H)
was
written to Byte 8)
Controller (host) will need to acknowledge each byte
Controller (host) will send a not acknowledge bit
Controller (host) will send a stop bit
Index Block Write Operation
Controller (Host) IDT (Slave/Receiver)
TstarT bit
Slave Address
WR WRite
ACK
Beginning Byte = N
ACK
Data Byte Count = X
ACK
Beginning Byte N
X Byte
ACK
O
O O
O O
O
Byte N + X - 1
ACK
PstoP bit
Index Block Read Operation
Controller (Host) IDT (Slave/Receiver)
TstarT bit
Slave Address
WR WRite
ACK
Beginning Byte = N
ACK
RT Repeat starT
Slave Address
RD ReaD
ACK
Data Byte Count=X
ACK
X Byte
Beginning Byte N
ACK
O
O O
O O
O
Byte N + X - 1
N Not acknowledge
PstoP bit
FEBRUARY 8, 2017 11 6-OUTPUT 3.3V PCIE ZERO-DELAY BUFFER
9DBL0641 / 9DBL0651 DATASHEET
SMBus Table: Output Enable Register
1
Byte 0 Name Control Function Type 0 1 Default
Bit 7
DIF OE5 Output Enable RW Pin Control 1
Bit 6
DIF OE4 Output Enable RW Pin Control 1
Bit 5
0
Bit 4
DIF OE3 Output Enable RW Pin Control 1
Bit 3
DIF OE2 Output Enable RW Pin Control 1
Bit 2
DIF OE1 Output Enable RW Pin Control 1
Bit 1
0
Bit 0
DIF OE0 Output Enable RW See B11[1:0] Pin Control 1
1. A low on these bits will overide the OE# pin and force the differential output to the state indicated by B11[1:0] (Low/Low default)
SMBus Table: PLL Operating Mode and Output Amplitude Control Register
Byte 1 Name Control Function Type 0 1 Default
Bit 7
PLLMODERB1 PLL Mode Readback Bit 1
R
Latch
Bit 6
PLLMODERB0 PLL Mode Readback Bit 0
R
Latch
Bit 5
PLLMODE_SWCNTRL Enable SW control of PLL Mode RW
Values in B1[7:6]
set PLL Mode
Values in B1[4:3]
set PLL Mode
0
Bit 4
PLLMODE1 PLL Mode Control Bit 1
RW
1
0
Bit 3
PLLMODE0 PLL Mode Control Bit 0
RW
1
0
Bit 2
1
Bit 1
AMPLITUDE 1 RW 00 = 0.6V 01= 0.68V 1
Bit 0
AMPLITUDE 0 RW 10 = 0.75V 11 = 0.85V 0
1. B1[5] must be set to a 1 for these bits to have any effect on the part.
SMBus Table: Slew Rate Control Register
Byte 2 Name Control Function Type 0 1 Default
Bit 7
SLEWRATESEL DIF5 Slew rate selection RW Slow Setting Fast Setting 1
Bit 6
SLEWRATESEL DIF4 Slew rate selection RW Slow Setting Fast Setting 1
Bit 5
1
Bit 4
SLEWRATESEL DIF3 Slew rate selection RW Slow Setting Fast Setting 1
Bit 3
SLEWRATESEL DIF2 Slew rate selection RW Slow Setting Fast Setting 1
Bit 2
SLEWRATESEL DIF1 Slew rate selection RW Slow Setting Fast Setting 1
Bit 1
1
Bit 0
SLEWRATESEL DIF0 Slew rate selection RW Slow Setting Fast Setting 1
Note: See "Low-Power HCSL Outputs" table for slew rates.
SMBus Table: Slew Rate Control Register
Byte 3 Name Control Function Type 0 1 Default
Bit 7
1
Bit 6
1
Bit 5
FREQ_SEL_EN
Enable SW selection of
frequency
RW
SW frequency
change disabled
SW frequency
change enabled
0
Bit 4
FSEL1 Freq. Select Bit 1
RW
1
0
Bit 3
FSEL0 Freq. Select Bit 0
RW
1
0
Bit 2
1
Bit 1
1
Bit 0
SLEWRATESEL FB Adjust Slew Rate of FB RW Slow Setting Fast Setting 1
1. B3[5] must be set to a 1 for these bits to have any effect on the part.
Byte 4 is Reserved
Reserved
Reserved
00 = 100M, 10 = 125M
01 = 50M, 11= Reserved
See PLL Operating Mode Table
See PLL Operating Mode Table
Reserved
Controls Output Amplitude
Reserved
Reserved
See B11[1:0]
See B11[1:0]
Reserved
Reserved
Reserved
Reserved
6-OUTPUT 3.3V PCIE ZERO-DELAY BUFFER 12 FEBRUARY 8, 2017
9DBL0641 / 9DBL0651 DATASHEET
SMBus Table: Revision and Vendor ID Register
Byte 5 Name Control Function Type 0 1 Default
Bit 7
RID3
R
0
Bit 6
RID2
R
0
Bit 5
RID1
R
0
Bit 4
RID0
R
1
Bit 3
VID3
R
0
Bit 2
VID2
R
0
Bit 1
VID1
R
0
Bit 0
VID0
R
1
SMBus Table: Device Type/Device ID
Byte 6 Name Control Function Type 0 1 Default
Bit 7
Device Type1 RW 0
Bit 6
Device Type0 RW 1
Bit 5
Device ID5 RW 0
Bit 4
Device ID4 RW 0
Bit 3
Device ID3 RW 0
Bit 2
Device ID2 RW 1
Bit 1
Device ID1 RW 1
Bit 0
Device ID0 RW 0
SMBus Table: Byte Count Register
Byte 7 Name Control Function Type 0 1 Default
Bit 7
0
Bit 6
0
Bit 5
0
Bit 4
BC4 RW 0
Bit 3
BC3 RW 1
Bit 2
BC2 RW 0
Bit 1
BC1 RW 0
Bit 0
BC0 RW 0
Bytes 8 and 9 are Reserved
SMBus Table: PD_Restore
Byte 10 Name Control Function Type 0 1 Default
Bit 7
1
Bit 6
Power-Down (PD) Restore Restore Default Config. In PD RW Clear Config in PD Keep Config in PD 1
Bit 5
0
Bit 4
0
Bit 3
0
Bit 2
0
Bit 1
0
Bit 0
0
Reserved
Reserved
Byte Count Programming
VENDOR ID
Device ID
Reserved
Revision ID
0001 = IDT
Reserved
Reserved
Device Type
Writing to this register will configure how
many bytes will be read back, default is
= 8 bytes.
000110binary or 06 hex
00 = FGx, 01 = DBx ZDB/FOB,
10 = DMx, 11= DBx FOB
B rev = 0001
Reserved
Reserved
Reserved
Reserved
Reserved

9DBL0641BKILF

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer 3.3V LP-HCSL PCIE ZDB FOB
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet