74LVC32A_Q100 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 2 — 28 February 2013 6 of 15
NXP Semiconductors
74LVC32A-Q100
Quad 2-input OR gate
10. Dynamic characteristics
[1] Typical values are measured at T
amb
=25C and V
CC
= 1.2 V, 1.8 V, 2.5 V, 2.7 V, and 3.3 V respectively.
[2] t
pd
is the same as t
PLH
and t
PHL
.
[3] Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.
[4] C
PD
is used to determine the dynamic power dissipation (P
D
in W).
P
D
=C
PD
V
CC
2
f
i
N+(C
L
V
CC
2
f
o
) where:
f
i
= input frequency in MHz; f
o
= output frequency in MHz
C
L
= output load capacitance in pF
V
CC
= supply voltage in Volts
N = number of inputs switching
(C
L
V
CC
2
f
o
) = sum of the outputs
Table 7. Dynamic characteristics
Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 7.
Symbol Parameter Conditions 40 C to +85 C 40 C to +125 C Unit
Min Typ
[1]
Max Min Max
t
pd
propagation delay nA, nB to nY; see Figure 6
[2]
V
CC
= 1.2 V - 10 - - - ns
V
CC
= 1.65 V to 1.95 V 0.5 4.2 9.0 0.5 10.4 ns
V
CC
= 2.3 V to 2.7 V 1.5 2.4 4.9 1.05 5.7 ns
V
CC
= 2.7 V 1.5 2.5 4.4 1.5 5.5 ns
V
CC
= 3.0 V to 3.6 V 1.0 2.2 3.8 1.0 5.0 ns
t
sk(o)
output skew time V
CC
= 3.0 V to 3.6 V
[3]
- - 1.0 - 1.5 ns
C
PD
power dissipation
capacitance
per gate; V
I
=GNDtoV
CC
[4]
V
CC
= 1.65 V to 1.95 V - 4.7 - - - pF
V
CC
= 2.3 V to 2.7 V - 8.0 - - - pF
V
CC
= 3.0 V to 3.6 V - 11.0 - - - pF