IDT70V09L
High-Speed 128K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges
10
NOTES:
1. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read and BUSY (M/S = V
IH)".
2. To ensure that the earlier of the two ports wins.
3. t
BDD is a calculated parameter and is the greater of 0, tWDD – tWP (actual), or tDDD – tDW (actual).
4. To ensure that the write cycle is inhibited on port "B" during contention on port "A".
5. To ensure that a write cycle is completed on port "B" after contention on port "A".
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
70V09L15
Com'l Only
70V09L20
Com'l
& Ind
Symbol Parameter Min. Max. Min. Max. Unit
BUSY TIMING (M/S=V
IH
)
t
BAA
BUSY Access Time from Address Match
____
15
____
20 ns
t
BDA
BUSY Disable Time from Address Not Matched
____
15
____
20 ns
t
BAC
BUSY Access Time from Chip Enable Low
____
15
____
20 ns
t
BDC
BUSY Access Time from Chip Enable High
____
15
____
17 ns
t
APS
Arbitration Priority Set-up Time
(2 )
5
____
5
____
ns
t
BDD
BUSY Disable to Valid Data
(3 )
____
15
____
17 ns
t
WH
Write Hold After BUSY
(5 )
12
____
15
____
ns
BUSY TIMING (M/S=V
IL
)
t
WB
BUSY Input to Write
(4 )
0
____
0
____
ns
t
WH
Write Hold After BUSY
(5 )
12
____
15
____
ns
PORT-TO-PORT DELAY TIMING
t
WDD
Write Pulse to Data Delay
(1 )
____
30
____
45 ns
t
DDD
Write Data Valid to Read Data Delay
(1)
____
25
____
30 ns
4852 tbl 14
11
IDT70V09L
High-Speed 128K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges
4852 drw 11
t
DW
t
APS
ADDR
"A"
t
WC
DATA
OUT "B"
MATCH
t
WP
R/W
"A"
DATA
IN "A"
ADDR
"B"
t
DH
VALID
(1)
MATCH
BUSY
"B"
t
BDA
VALID
t
BDD
t
DDD
(3)
t
WDD
t
BAA
.
Timing Waveform of Write with Port-to-Port Read and BUSY (M/S = VIH)
(2,4,5)
Timing Waveform of Write with BUSY (M/S = VIL)
NOTES:
1. t
WH must be met for both BUSY input (SLAVE) and output (MASTER).
2. BUSY is asserted on port "B" blocking R/W
"B", until BUSY"B" goes HIGH.
3. t
WB is only for the 'slave' version.
NOTES:
1. To ensure that the earlier of the two ports wins. t
APS is ignored for M/S = VIL (SLAVE).
2. CE
L = CER = VIL, refer to Chip Enable Truth Table.
3. OE = V
IL for the reading port.
4. If M/S = V
IL (slave), BUSY is an input. Then for this example BUSY"A" = VIH and BUSY"B" input is shown above.
5. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A".
4852 drw 12
R/W
"A"
BUSY
"B"
t
WB
(3)
R/W
"B"
t
WH
(1)
(2)
t
WP
IDT70V09L
High-Speed 128K x 8 Dual-Port Static RAM Industrial and Commercial Temperature Ranges
12
AC Electrical Characteristics Over the
Operating Temperature and Supply Voltage Range
70V09L15
Com'l Only
70V09L20
Com'l
& Ind
Symbol Parameter Min.Max.Min.Max.Unit
INTERRUPT TIMING
t
AS
Address Set-up Time 0
____
0
____
ns
t
WR
Write Recovery Time 0
____
0
____
ns
t
INS
Interrupt Set Time
____
15
____
20 ns
t
INR
Interrupt Reset Time
____
15
____
20 ns
4852 tbl 15
Waveform of BUSY Arbitration Controlled by CE Timing
(M/S = VIH)
(1,3)
Waveform of BUSY Arbitration Cycle Controlled by Address Match
Timing
(M/S = VIH)
(1)
NOTES:
1. All timing is the same for left and right ports. Port “A” may be either the left or right port. Port “B” is the port opposite from port “A”.
2. If t
APS is not satisfied, the BUSY signal will be asserted on one side or another but there is no guarantee on which side BUSY will be asserted.
3. Refer to Truth Table I - Chip Enable.
4852 drw 13
ADDR
"A"
and
"B"
ADDRESSES MATCH
CE
"A"
CE
"B"
BUSY
"B"
t
APS
t
BAC
t
BDC
(2)
4852 drw 14
ADDR
"A"
ADDRESS "N"
ADDR
"B"
BUSY
"B"
t
APS
t
BAA
t
BDA
(2)
MATCHING ADDRESS "N"

70V09L20PFI8

Mfr. #:
Manufacturer:
Description:
SRAM 128Kx8 LOW-PWR 3.3V DUAL-PORT RAM
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union