LTC692/LTC693
14
0692fb
APPLICATIONS INFORMATION
Example 2: The circuit in Figure 9 can be used to measure
the regulated 5V supply to provide early warning of power
failure. Because of variations in the PFI threshold, this
circuit requires adjustment to ensure the PFI comparator
trips before the reset threshold is reached. Adjust R5 such
that the PFO output goes low when the V
CC
supply reaches
the desired level (e.g., 4.6V).
Monitoring the Status of the Battery
C3 can also monitor the status of the memory backup
battery (Figure 10). If desired, the CE OUT can be used to
apply a test load to the battery. Since CE OUT is forced high
in battery backup mode, the test load will not be applied
to the battery while it is in use, even if the microprocessor
is not powered.
Watchdog Timer
The LTC692/LTC693 provide a watchdog timer function to
monitor the activity of the microprocessor. If the micropro-
cessor does not toggle the watchdog input (WDI) within
a selected timeout period, RESET is forced to active low
for a minimum of 140ms. The reset active time is adjust-
able on the LTC693. Since many systems cannot service
the watchdog timer immediately after a reset, the LTC693
has longer timeout period (1.0 second minimum) right
after a reset is issued. The normal timeout period (70ms
minimum) becomes effective following the fi rst transition
of WDI after RESET is inactive. The watchdog timeout
period is fi xed at a 1.0 second minimum on the LTC692.
Figure 11 shows the timing diagram of watchdog timeout
period and reset active time. The watchdog timeout period
is restarted as soon as RESET is inactive. When either a
high-to-low or low-to-high transition occurs at the WDI pin
prior to timeout, the watchdog timer is reset and begins
to timeout again. To ensure the watchdog timer does not
timeout, either a high-to-low or low-to-high transition
on the WDI pin must occur at or less than the minimum
timeout period. If the input to the WDI pin remains either
high or low, reset pulses will be issued every 1.6 seconds
typically. The watchdog timer can be deactivated by fl oat-
ing the WDI pin. The timer is also disabled when V
CC
falls
below the reset voltage threshold or V
BATT
.
3V
5V
692_3 • F10
R1
1M
R
L
20K
R2
1M
OPTIONAL TEST LOAD
LOW-BATTERY SIGNAL
TO μP I/O PIN
I/O PIN
V
CC
V
BATT
GND
PFI
LTC693
CE IN
PFO
CE OUT
Figure 10. Backup Battery Monitor with Optional Test Load
t
1
= RESET ACTIVE TIME
t
2
= NORMAL WATCHDOG TIME-OUT PERIOD
t
3
= WATCHDOG TIME-OUT PERIOD IMMEDIATELY
AFTER A RESET
692_3 • F11
RESET
WDO
WDI
t
1
t
1
t
2
t
3
V
CC
= 5V
Figure 11. Watchdog Timeout Period and Reset Active Time