USB 2.0 Hi-Speed 4-Port Hub Controller
Datasheet
DS00001713A-page 46
2014 Microchip Technology Inc.
9.5.2 Reset and Configuration Strap Timing
Figure 9.3 illustrates the RESET_N timing requirements and its relation to the configuration strap
signals. Assertion of RESET_N is not a requirement. However, if used, it must be asserted for the
minimum period specified.
Refer to Section 8.3, "Resets," on page 37 for additional information on resets. Refer to Section 6.3,
"Device Configuration Straps," on page 29 for additional information on configuration straps.
9.5.3 USB Timing
All device USB signals conform to the voltage, power, and timing characteristics/specifications as set
forth in the Universal Serial Bus Specification. Please refer to the Universal Serial Bus Specification,
Revision 2.0, available at http://www.usb.org.
9.5.4 SMBus Timing
All device SMBus signals conform to the voltage, power, and timing characteristics/specifications as
set forth in the System Management Bus Specification. Please refer to the System Management Bus
Specification, Version 1.0, available at http://smbus.org/specs.
9.5.5 I
2
C Timing
All device I
2
C signals conform to the 100KHz Standard Mode (Sm) voltage, power, and timing
characteristics/specifications as set forth in the I
2
C-Bus Specification. Please refer to the I
2
C-Bus
Specification, available at http://www.nxp.com.
Figure 9.3 RESET_N Configuration Strap Timing
Table 9.5 RESET_N Configuration Strap Timing
SYMBOL DESCRIPTION MIN TYP MAX UNITS
t
rstia
RESET_N input assertion time 5 us
t
csh
Configuration strap hold after RESET_N deassertion 1 ms
RESET_N
Configuration
Straps
t
rstia
t
csh
USB 2.0 Hi-Speed 4-Port Hub Controller
Datasheet
2014 Microchip Technology Inc. DS00001713A-page 47
9.6 Clock Specifications
The device can accept either a 24 MHz crystal or a 24 MHz single-ended clock oscillator input. If the
single-ended clock oscillator method is implemented, XTAL1 should be left unconnected and REFCLK
should be driven with a clock that adheres to the specifications outlined in Section 9.6.2, "External
Reference Clock (REFCLK)".
9.6.1 Oscillator/Crystal
It is recommended that a crystal utilizing matching parallel load capacitors be used for the crystal
input/output signals (XTAL1I/XTAL2). See Table 9.6 for the recommended crystal specifications.
Note 9.6 0
o
C for commercial version, -40
o
C for industrial version.
Note 9.7 +70
o
C for commercial version, +85
o
C for industrial version.
9.6.2 External Reference Clock (REFCLK)
The following input clock specifications are suggested:
24 MHz ± 350 PPM
Note: The external clock is recommended to conform to the signalling levels designated in the
JEDEC specification on 1.2V CMOS Logic. XTAL2 should be treated as a no connect when an
external clock is supplied.
Table 9.6 Crystal Specifications
PARAMETER SYMBOL MIN NOM MAX UNITS NOTES
Crystal Cut AT, typ
Crystal Oscillation Mode Fundamental Mode
Crystal Calibration Mode Parallel Resonant Mode
Frequency F
fund
- 24.000 - MHz
Total Allowable PPM Budget - - +/-350 PPM
Operating Temperature Range Note 9.6 - Note 9.7
o
C
USB 2.0 Hi-Speed 4-Port Hub Controller
Datasheet
DS00001713A-page 48
2014 Microchip Technology Inc.
Chapter 10 Package Outline
Figure 10.1 36-SQFN Package Drawing
Note: For the most current package drawings,
see the Microchip Packaging Specification at
http://www.microchip.com/packaging

USB2534I-1080AENTR

Mfr. #:
Manufacturer:
Microchip Technology
Description:
USB Interface IC 4-pt USB2.0 Hub Cntl Industrial Temp
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union