74AUP2G132 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 7 — 8 February 2013 12 of 23
NXP Semiconductors
74AUP2G132
Low-power dual 2-input NAND Schmitt trigger
16. Application information
The slow input rise and fall times cause additional power dissipation which can be
calculated using the following formula:
P
add
=f
i
(t
r
I
CC(AV)
+t
f
I
CC(AV)
) V
CC
where:
P
add
= additional power dissipation (W);
f
i
= input frequency (MHz);
t
r
= input rise time (ns); 10 % to 90 %;
t
f
= input fall time (ns); 90 % to 10 %;
I
CC(AV)
= average additional supply current (A).
Average I
CC(AV)
differs with positive or negative input transitions, as shown in Figure 14.
(1) Positive-going edge.
(2) Negative-going edge.
Linear change of V
I
between 0.8 V and 2.0 V. All values given are typical, unless otherwise specified.
Fig 14. Average I
CC
as a function of V
CC
001aad027
V
CC
(V)
0.8 3.82.81.8
0.1
0.2
0.3
ΔI
CC(AV)
(mA)
0
(1)
(2)
74AUP2G132 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 7 — 8 February 2013 13 of 23
NXP Semiconductors
74AUP2G132
Low-power dual 2-input NAND Schmitt trigger
17. Package outline
Fig 15. Package outline SOT765-1 (VSSOP8)
UNIT
A
1
A
max.
A
2
A
3
b
p
LH
E
L
p
wyv
ceD
(1)
E
(2)
Z
(1)
θ
REFERENCES
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC JEDEC JEITA
mm
0.15
0.00
0.85
0.60
0.27
0.17
0.23
0.08
2.1
1.9
2.4
2.2
0.5
3.2
3.0
0.4
0.1
8°
0°
0.13 0.10.20.4
DIMENSIONS (mm are the original dimensions)
Notes
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
0.40
0.15
Q
0.21
0.19
SOT765-1 MO-187
02-06-07
w M
b
p
D
Z
e
0.12
14
8
5
θ
A
2
A
1
Q
L
p
(A
3
)
detail X
A
L
H
E
E
c
v M
A
X
A
y
2.5 5 mm0
scale
VSSOP8: plastic very thin shrink small outline package; 8 leads; body width 2.3 mm
SOT765-1
1
pin 1 index
74AUP2G132 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 7 — 8 February 2013 14 of 23
NXP Semiconductors
74AUP2G132
Low-power dual 2-input NAND Schmitt trigger
Fig 16. Package outline SOT833-1 (XSON8)
terminal 1
index area
REFERENCES
OUTLINE
VERSION
EUROPEAN
PROJECTION
ISSUE DATE
IEC JEDEC JEITA
SOT833-1 - - -
MO-252
- - -
SOT833-1
07-11-14
07-12-07
DIMENSIONS (mm are the original dimensions)
XSON8: plastic extremely thin small outline package; no leads; 8 terminals; body 1 x 1.95 x 0.5 mm
D
E
e
1
e
A
1
b
L
L
1
e
1
e
1
0 1 2 mm
scale
Notes
1. Including plating thickness.
2. Can be visible in some manufacturing processes.
UNIT
mm
0.25
0.17
2.0
1.9
0.35
0.27
A
1
max
b E
1.05
0.95
D
ee
1
L
0.40
0.32
L
1
0.50.6
A
(1)
max
0.5 0.04
1
8
2
7
3
6
4
5
8×
(2)
4×
(2)
A

74AUP2G132GM,125

Mfr. #:
Manufacturer:
Nexperia
Description:
Logic Gates 1.8V 2-INPUT NAND
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union