© Semiconductor Components Industries, LLC, 2006
November, 2006 Rev. 9
1 Publication Order Number:
MC10E196/D
MC10E196, MC100E196
5VECL Programmable
Delay Chip
Description
The MC10E/100E196 is a programmable delay chip (PDC)
designed primarily for very accurate differential ECL input edge
placement applications.
The delay section consists of a chain of gates and a linear ramp delay
adjust organized as shown in the logic symbol. The first two delay
elements feature gates that have been modified to have delays
1.25 and 1.5 times the basic gate delay of approximately 80 ps. These
two elements provide the E196 with a digitally-selectable resolution
of approximately 20 ps. The required device delay is selected by the
seven address inputs D[0:6], which are latched on chip by a high signal
on the latch enable (LEN) control.
The FTUNE input takes an analog voltage and applies it to an
internal linear ramp for reducing the 20 ps Least Significant Bit (LSB)
minimum resolution still further. The FTUNE input is what
differentiates the E196 from the E195.
An eighth latched input, D7, is provided for cascading multiple
PDC’s for increased programmable range. The cascade logic allows
full control of multiple PDC’s, at the expense of only a single added
line to the data bus for each additional PDC, without the need for any
external gating.
The V
BB
pin, an internally generated voltage supply, is available to
this device only. For single-ended input conditions, the unused
differential input is connected to V
BB
as a switching reference voltage.
V
BB
may also rebias AC coupled inputs. When used, decouple V
BB
and V
CC
via a 0.01 mF capacitor and limit current sourcing or sinking
to 0.5 mA. When not used, V
BB
should be left open.
The 100 Series contains temperature compensation.
Features
2.0 ns Worst Case Delay Range
20 ps/Delay Step Resolution
Linear Input for Tighter Resolution
>1.0 GHz Bandwidth
On Chip Cascade Circuitry
PECL Mode Operating Range: V
CC
= 4.2 V to 5.7 V
with V
EE
= 0 V
NECL Mode Operating Range: V
CC
= 0 V
with V
EE
= 4.2 V to 5.7 V
Internal Input 50 kW Pulldown Resistors
ESD Protection: Human Body Model; > 1 kV,
Machine Model; > 75 V
Meets or Exceeds JEDEC Spec EIA/JESD78 IC
Latchup Test
Moisture Sensitivity Level: Pb = 1; PbFree = 3
For Additional Information, see Application Note
AND8003/D
Flammability Rating: UL 94 V0 @ 1.125 in,
Oxygen Index: 28 to 34
Transistor Count = 425 devices
PbFree Packages are Available*
*For additional information on our PbFree strategy and soldering details, please
download the ON Semiconductor Soldering and Mounting Techniques
Reference Manual, SOLDERRM/D.
MARKING DIAGRAM*
xxx = 10 or 100
A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week
G = PbFree Package
PLCC28
FN SUFFIX
CASE 776
MCxxxE196FNG
AWLYYWW
1
http://onsemi.com
*For additional marking information, refer to
Application Note AND8002/D.
See detailed ordering and shipping information in the package
dimensions section on page 10 of this data sheet.
ORDERING INFORMATION
MC10E196, MC100E196
http://onsemi.com
2
D2
D3 D4 D5 D6 D7 NC
NC NC EN
SET MIN
SET MAX
CASCADE
CASCADE
FTUNE
NC
V
CC
V
CCO
Q
Q
V
CCO
D1
D0
LEN
V
EE
IN
IN
V
BB
25 24 23 22 21 20 19
26
27
28
1
2
3
4
18
17
16
15
14
13
12
567891011
Figure 1. Pinout: PLCC28
(Top View)
LOGIC DIAGRAM AND PINOUT ASSIGNMENT
Warning: All V
CC
, V
CCO
, and V
EE
pins must be externally
connected to Power Supply to guarantee proper operation.
* All V
CC
and V
CCO
pins are tied together on the die.
MC10E196
MC100E196
Table 1. PIN DESCRIPTION
PIN FUNCTION
IN/IN
EN
D[0:7]
Q/Q
LEN
SET MIN
SET MAX
CASCADE
FTUNE
V
BB
V
CC
, V
CCO
V
EE
NC
ECL Signal Input
ECL Input Enable (H Forces Q Low)
ECL MUX Select Inputs
ECL Signal Output
ECL Latch Enable
ECL Min Delay Set
ECL Max Delay Set
ECL Cascade Signal
ECL Linear Voltage Input
Reference Voltage Output
Positive Supply
Negative Supply
No Connect
Table 2. TRUTH TABLE
EN
L Q = IN
EN H Q Logic Low
LEN L Pass Through D[0:10]
LEN H Latch D[0:10]
SETMIN L Normal Mode
SETMIN H Min Delay Path
SETMAX L Normal Mode
SETMAX H Max Delay Path
1
Figure 2. Logic Diagram Simplified
V
BB
IN
IN
EN
LEN
SET
MIN
SET
MAX
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
111
1
0
1
Q
Q
CASCADE
CASCADE
CASCADE
7 BIT LATCH
LEN Q
LATCH
D
4
GATES 8
GATES 16
GATES
* 1.25 *
1.5
D0 D1 D2 D3 D4 D5 D6 D7
* delays are 25% or 50% longer than
* standard (standard 80 ps)
LINEAR
RAMP
FTUNE
V
EE
MC10E196, MC100E196
http://onsemi.com
3
Table 3. MAXIMUM RATINGS
Symbol Parameter Condition 1 Condition 2 Rating Unit
V
CC
PECL Mode Power Supply V
EE
= 0 V 8 V
V
EE
NECL Mode Power Supply V
CC
= 0 V 8 V
V
I
PECL Mode Input Voltage
NECL Mode Input Voltage
V
EE
= 0 V
V
CC
= 0 V
V
I
V
CC
V
I
V
EE
6
6
V
V
I
out
Output Current Continuous
Surge
50
100
mA
mA
I
BB
V
BB
Sink/Source ± 0.5 mA
T
A
Operating Temperature Range 0 to +85 °C
T
stg
Storage Temperature Range 65 to +150 °C
q
JA
Thermal Resistance (JunctiontoAmbient) 0 lfpm
500 lfpm
PLCC28
PLCC28
63.5
43.5
°C/W
°C/W
q
JC
Thermal Resistance (JunctiontoCase) Standard Board PLCC28 22 to 26 °C/W
V
EE
PECL Operating Range
NECL Operating Range
4.2 to 5.7
5.7 to 4.2
V
V
T
sol
Wave Solder Pb
PbFree
265
265
°C
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.

MC10E196FNG

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Delay Lines / Timing Elements 5V ECL Programmable Delay
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union