IDT
/ ICS
1-TO-16, 1.2V LVCMOS FANOUT BUFFER 4 ICS8316AK REV. B FEBRUARY 29, 2008
ICS8316
LOW SKEW, 1-TO-16, LVCMOS/LVTTL FANOUT BUFFER W/1.2V LVCMOS OUTPUTS
Clock
Outputs
20%
80%
80%
20%
t
R
t
F
t
PERIOD
t
PW
t
PERIOD
odc =
V
DDO
2
x 100%
t
PW
t
PD
V
DD
2
V
DDO
2
CLK
QA0:QA3,
QB0:QB3,
QC0:QC3,
QD0:QD3
OUTPUT RISE/FALL TIME
QA0:QA3,
QB0:QB3,
QC0:QC3,
QD0:QD3
PARAMETER MEASUREMENT INFORMATION
SCOPE
Qx
LVCMOS
2.7V±5%
V
DDO
-0.6V±5%
V
DD
0.6V±5%
PART-TO-PART SKEW
GND
OUTPUT DUTY CYCLE/PLUSE WIDTH/PERIOD
PROPAGATION DELAY
tsk(o)
V
DDO
2
V
DDO
2
Qy
Qx
tsk(pp)
V
DDO
2
V
DDO
2
Qy
Qx
Part 1
Part 2
BANK SKEW (where x denotes outputs in the same bank)
tsk(b)
V
DDO
2
V
DDO
2
Qx0:Qx3
Qx0:Qx3
OUTPUT SKEW3.3V CORE/1.2V OUTPUT LOAD AC TEST CIRCUIT
IDT
/ ICS
1-TO-16, 1.2V LVCMOS FANOUT BUFFER 5 ICS8316AK REV. B FEBRUARY 29, 2008
ICS8316
LOW SKEW, 1-TO-16, LVCMOS/LVTTL FANOUT BUFFER W/1.2V LVCMOS OUTPUTS
APPLICATION INFORMATION
INPUTS:
LVCMOS CONTROL PINS
All control pins have internal pull-ups or pull-downs; additional
resistance is not required but can be added for additional
protection. A 1kΩ resistor can be used.
RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS
OUTPUTS:
LVCMOS OUTPUTS
All unused LVCMOS output can be left floating. We
recommend that there is no trace attached.
FIGURE 1. P.C.ASSEMBLY FOR EXPOSED PAD T HERMAL RELEASE PATH –SIDE VIEW (DRAWING NOT TO SCALE)
VFQFN EPAD THERMAL RELEASE PAT H
In order to maximize both the removal of heat from the package
and the electrical performance, a land pattern must be
incorporated on the Printed Circuit Board (PCB) within the footprint
of the package corresponding to the exposed metal pad or
exposed heat slug on the package, as shown in
Figure 1.
The
solderable area on the PCB, as defined by the solder mask, should
be at least the same size/shape as the exposed pad/slug area on
the package to maximize the thermal/electrical performance.
Sufficient clearance should be designed on the PCB between the
outer edges of the land pattern and the inner edges of pad pattern
for the leads to avoid any shorts.
While the land pattern on the PCB provides a means of heat
transfer and electrical grounding from the package to the board
through a solder joint, thermal vias are necessary to effectively
conduct from the surface of the PCB to the ground plane(s). The
land pattern must be connected to ground through these vias.
The vias act as “heat pipes”. The number of vias (i.e. “heat pipes”)
are application specific and dependent upon the package power
dissipation as well as electrical conductivity requirements. Thus,
thermal and electrical analysis and/or testing are recommended
to determine the minimum number needed. Maximum thermal
and electrical performance is achieved when an array of vias is
incorporated in the land pattern. It is recommended to use as
many vias connected to ground as possible. It is also
recommended that the via diameter should be 12 to 13mils (0.30
to 0.33mm) with 1oz copper via barrel plating. This is desirable to
avoid any solder wicking inside the via during the soldering process
which may result in voids in solder between the exposed pad/
slug and the thermal land. Precautions should be taken to
eliminate any solder voids between the exposed heat slug and
the land pattern. Note: These recommendations are to be used
as a guideline only. For further information, refer to the Application
Note on the
Surface Mount Assembly
of Amkor’s Thermally/
Electrically Enhance Leadfame Base Package, Amkor Technology.
THERMAL VIA
LAND PATTERN
SOLDER
PIN
SOLDER
PIN PADPIN PAD
PIN
GROUND PLANE
EXPOSED HEAT SLUG
(GROUND PAD)
IDT
/ ICS
1-TO-16, 1.2V LVCMOS FANOUT BUFFER 6 ICS8316AK REV. B FEBRUARY 29, 2008
ICS8316
LOW SKEW, 1-TO-16, LVCMOS/LVTTL FANOUT BUFFER W/1.2V LVCMOS OUTPUTS
RELIABILITY INFORMATION
TRANSISTOR COUNT
The transistor count for ICS8316 is: 416
TABLE 6. θ
JA
VS. AIR FLOW TABLE FOR 32 LEAD VFQFN
θθ
θθ
θ
JA
vs. 0 Air Flow (Linear Feet per Minute)
0
Multi-Layer PCB, JEDEC Standard Test Boards 34.8°C/W

8316AKLFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer 16 LVCMOS OUT BUFFER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet