Not
4-101
External Data Memory Write Cycle
External Clock Drive Waveforms
External Clock Drive
Symbol Parameter Min Max Units
1/t
CLCL
Oscillator Frequency 0 12 MHz
t
CLCL
Clock Period 83.3 ns
t
CHCX
High Time 20 ns
t
CLCX
Low Time 20 ns
t
CLCH
Rise Time 20 ns
t
CHCL
Fall Time 20 ns
Not
4-102
Serial Port Timing: Shift Register Mode Test Conditions
The values in this table are valid for V
CC
= 2.7V to 6.0V and Load Capacitance = 80 pF.
Shift Register Mode Timing Waveforms
Symbol Parameter 12 MHz Osc Variable Oscillator Units
Min Max Min Max
t
XLXL
Serial Port Clock Cycle Time 1.0 12t
CLCL
µs
t
QVXH
Output Data Setup to Clock Rising Edge 700 10t
CLCL
-133 ns
t
XHQX
Output Data Hold After Clock Rising Edge 50 2t
CLCL
-117 ns
t
XHDX
Input Data Hold After Clock Rising Edge 0 0 ns
t
XHDV
Clock Rising Edge to Input Data Valid 700 10t
CLCL
-133 ns
AC Testing Input/Output Waveforms
(1)
Note: 1. AC Inputs during testing are driven at V
CC
- 0.5V for
a logic 1 and 0.45V for a logic 0. Timing measure-
ments are made at V
IH
min. for a logic 1 and V
IL
max. for a logic 0.
Float Waveforms
(1)
Note: 1. For timing purposes, a port pin is no longer floating
when a 100 mV change from load voltage occurs. A
port pin begins to float when a 100 mV change from
the loaded V
OH
/V
OL
level occurs.
Not
4-103
Notes: 1. XTAL1 tied to GND for I
cc
(power down)
2. Lock bits programmed
AT
89
LV
52
0
4
8
12
16
20
24
0 4 8 12162024
F (MHz)
VCC = 3.0 V
VCC = 5.0 V
VCC = 6.0 V
ICC (mA)
TYPICAL ICC (ACTIVE) at 25 C
o
AT89LV52
TYPICAL ICC (IDLE) at 25 C
0.0
0.8
1.6
2.4
3.2
4.0
4.8
0 4 8 12162024
F (MHz)
VCC = 3.0 V
VCC = 5.0 V
VCC = 6.0 V
ICC (mA)
o
AT89LV52
V VOLTAGE
CC
TYPICAL ICC vs.VOLTAGE - POWER DOWN (85°C)
0
5
10
15
20
3.0V 4.0V 5.0V 6.0V
I
C
C
µ
A

AT89LV52-12JC

Mfr. #:
Manufacturer:
Microchip Technology / Atmel
Description:
8-bit Microcontrollers - MCU 80C31 w/8k
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union