MC74HC4051A, MC74HC4052A, MC74HC4053A
http://onsemi.com
5
DC CHARACTERISTICS — Analog Section
Guaranteed Limit
Symbol Parameter Condition V
CC
V
EE
–55 to 25°C ≤85°C ≤125°C
Unit
R
on
Maximum “ON” Resistance V
in
= V
IL
or V
IH
; V
IS
= V
CC
to
V
EE
; I
S
≤ 2.0 mA
(Figures 1, 2)
4.5
4.5
6.0
0.0
– 4.5
– 6.0
190
120
100
240
150
125
280
170
140
Ω
V
in
= V
IL
or V
IH
; V
IS
= V
CC
or
V
EE
(Endpoints); I
S
≤ 2.0 mA
(Figures 1, 2)
4.5
4.5
6.0
0.0
– 4.5
– 6.0
150
100
80
190
125
100
230
140
115
∆R
on
Maximum Difference in “ON”
Resistance Between Any Two
Channels in the Same Package
V
in
= V
IL
or V
IH
;
V
IS
= 1/2 (V
CC
– V
EE
);
I
S
≤ 2.0 mA
4.5
4.5
6.0
0.0
– 4.5
– 6.0
30
12
10
35
15
12
40
18
14
Ω
I
off
Maximum Off–Channel Leakage
Current, Any One Channel
V
in
= V
IL
or V
IH
;
V
IO
= V
CC
– V
EE
;
Switch Off (Figure 3)
6.0 – 6.0 0.1 0.5 1.0
µA
Maximum Off–ChannelHC4051A
Leakage Current, HC4052A
Common Channel HC4053A
V
in
= V
IL
or V
IH
;
V
IO
= V
CC
– V
EE
;
Switch Off (Figure 4)
6.0
6.0
6.0
– 6.0
– 6.0
– 6.0
0.2
0.1
0.1
2.0
1.0
1.0
4.0
2.0
2.0
I
on
Maximum On–ChannelHC4051A
Leakage Current, HC4052A
Channel–to–Channel HC4053A
V
in
= V
IL
or V
IH
;
Switch–to–Switch =
V
CC
– V
EE
; (Figure 5)
6.0
6.0
6.0
– 6.0
– 6.0
– 6.0
0.2
0.1
0.1
2.0
1.0
1.0
4.0
2.0
2.0
µA
AC CHARACTERISTICS (C
L
= 50 pF, Input t
r
= t
f
= 6 ns)
V
Guaranteed Limit
Symbol Parameter
V
–55 to 25°C ≤85°C ≤125°C
Unit
t
PLH
,
t
PHL
Maximum Propagation Delay, Channel–Select to Analog Output
(Figure 9)
2.0
3.0
4.5
6.0
270
90
59
45
320
110
79
65
350
125
85
75
ns
t
PLH
,
t
PHL
Maximum Propagation Delay, Analog Input to Analog Output
(Figure 10)
2.0
3.0
4.5
6.0
40
25
12
10
60
30
15
13
70
32
18
15
ns
t
PLZ
,
t
PHZ
Maximum Propagation Delay, Enable to Analog Output
(Figure 11)
2.0
3.0
4.5
6.0
160
70
48
39
200
95
63
55
220
110
76
63
ns
t
PZL
,
t
PZH
Maximum Propagation Delay, Enable to Analog Output
(Figure 11)
2.0
3.0
4.5
6.0
245
115
49
39
315
145
69
58
345
155
83
67
ns
C
in
Maximum Input Capacitance, Channel–Select or Enable Inputs 10 10 10 pF
C
I/O
Maximum Capacitance Analog I/O 35 35 35 pF
(All Switches Off) Common O/I: HC4051A
HC4052A
HC4053A
130
80
50
130
80
50
130
80
50
Feedthrough 1.0 1.0 1.0
NOTE:For propagation delays with loads other than 50 pF, and information on typical parametric values, see Chapter 2 of the ON
Semiconductor High–Speed CMOS Data Book (DL129/D)
Typical @ 25°C, V
CC
= 5.0 V, V
EE
= 0 V
C
PD
Power Dissipation Capacitance (Figure 13)* HC4051A
HC4052A
HC4053A
45
80
45
pF
* Used to determine the no–load dynamic power consumption: P
D
= C
PD
V
CC
2
f + I
CC
V
CC
. For load considerations, see Chapter 2 of the
ON Semiconductor High–Speed CMOS Data Book (DL129/D).