XA9536XL-15VQG44Q

XA9536XL Automotive CPLD
4 www.xilinx.com DS598 (v1.1) April 3, 2007
Product Specification
R
AC Characteristics
I
IH
I/O high-Z leakage current V
CC
= Max; V
CCIO
= Max;
V
IN
= GND or 3.6V
10μA
V
CC
Min < V
IN
< 5.5V - ±50 μA
C
IN
I/O capacitance V
IN
= GND; f = 1.0 MHz - 10 pF
I
CC
Operating supply current
(low power mode, active)
V
IN
= GND, No load; f = 1.0 MHz 10 (Typical) mA
Symbol Parameter
XA9536XL-15
UnitsMin Max
T
PD
I/O to output valid - 15.5 ns
T
SU
I/O setup time before GCK 12.0 - ns
T
H
I/O hold time after GCK 0 - ns
T
CO
GCK to output valid - 5.8 ns
f
SYSTEM
Multiple FB internal operating frequency - 64.5 MHz
T
PSU
I/O setup time before p-term clock input 7.6 - ns
T
PH
I/O hold time after p-term clock input 0.0 - ns
T
PCO
P-term clock output valid - 10.2 ns
T
OE
GTS to output valid - 7.0 ns
T
OD
GTS to output disable - 7.0 ns
T
POE
Product term OE to output enabled - 11.0 ns
T
POD
Product term OE to output disabled - 11.0 ns
T
AO
GSR to output valid - 14.5 ns
T
PAO
P-term S/R to output valid - 15.3 ns
T
WLH
GCK pulse width (High or Low) 4.5 - ns
T
APRPW
Asynchronous preset/reset pulse width (High or Low) 7.0 - ns
T
PLH
P-term clock pulse width (High or Low) 7.0 - ns
T
SUEC
Clock enable setup 6.5 - ns
T
HEC
Clock enable hold 0 - ns
Symbol Parameter Test Conditions Min Max Units
Figure 3: AC Load Circuit
Device Output
Output Type V
TEST
3.3V
2.5V
V
TEST
R
1
320 Ω
250 Ω
R
1
R
2
C
L
R
2
360 Ω
660 Ω
C
L
35 pF
35 pF
DS058_03_081500
V
CCIO
3.3V
2.5V
XA9536XL Automotive CPLD
DS598 (v1.1) April 3, 2007 www.xilinx.com 5
Product Specification
R
Internal Timing Parameters
Symbol Parameter
XA9536XL-15
UnitsMin Max
Buffer Delays
T
IN
Input buffer delay - 3.5 ns
T
GCK
GCK buffer delay - 1.8 ns
T
GSR
GSR buffer delay - 4.5 ns
T
GTS
GTS buffer delay - 7.0 ns
T
OUT
Output buffer delay - 3.0 ns
T
EN
Output buffer enable/disable delay - 0 ns
Product Term Control Delays
T
PTCK
Product term clock delay - 2.7 ns
T
PTSR
Product term set/reset delay - 1.8 ns
T
PTTS
Product term 3-state delay - 7.5 ns
Internal Register and Combinatorial Delays
T
PDI
Combinatorial logic propagation delay - 1.7 ns
T
SUI
Register setup time 3.0 - ns
T
HI
Register hold time 3.5 - ns
T
ECSU
Register clock enable setup time 3.0 - ns
T
ECHO
Register clock enable hold time 3.5 - ns
T
COI
Register clock to output valid time - 1.0 ns
T
AOI
Register async. S/R to output delay - 7.0 ns
T
RAI
Register async. S/R recover before clock 10.0 - ns
T
LOGI
Internal logic delay - 7.3 ns
Feedback Delays
T
F
Fast CONNECT II feedback delay - 4.2 ns
Time Adders
T
PTA
Incremental product term allocator delay - 1.0 ns
T
SLEW
Slew-rate limited delay - 4.5 ns
XA9536XL Automotive CPLD
6 www.xilinx.com DS598 (v1.1) April 3, 2007
Product Specification
R
XA9536XL I/O Pins
XA9536XL Global, JTAG and Power Pins
Function Block
Macro-
cell VQG44 BScan Order Function Block
Macro-
cell VQG44 BScan Order
1 1 40 105 2 1 39 51
1 2 41 102 2 2 38 48
1343
(1)
99 2 3 36
(1)
45
1 4 42 96 2 4 37 42
1544
(1)
93 2 5 34
(1)
39
16290 2 633
(1)
36
171
(1)
87 2 7 32 33
18384 2 83130
19581 2 93027
110678 2 102924
111775 2 112821
112872 2 122718
1 13 12 69 2 13 23 15
1 14 13 66 2 14 22 12
1 15 14 63 2 15 21 9
1 16 16 60 2 16 20 6
1 17 18 57 2 17 19 3
118-54 2 18-0
Notes:
1. Global control pin.
Pin Type VQG44
I/O/GCK1 43
I/O/GCK2 44
I/O/GCK3 1
I/O/GTS1 36
I/O/GTS2 34
I/O/GSR 33
TCK 11
TDI 9
TDO 24
TMS 10
V
CCINT
3.3V 15, 35
V
CCIO
2.5V/3.3V 26
GND 4, 17, 25
No Connects -

XA9536XL-15VQG44Q

Mfr. #:
Manufacturer:
Xilinx
Description:
CPLD - Complex Programmable Logic Devices 3.3V 36-mc CPLD
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet