11 of 30 May 10, 2016
IDT 89HPES10T4G2 Data Sheet
System Clock Parameters
Values based on systems running at recommended supply voltages and operating temperatures, as shown in Tables 13 and 15.
AC Timing Characteristics
Parameter Description Condition Min Typical Max Unit
Refclk
FREQ
Input reference clock frequency range 100 125
1
1.
The input clock frequency will be either 100 or 125 MHz depending on signal REFCLKM.
MHz
T
C-RISE
Rising edge rate Differential 0.6 4 V/ns
T
C-FALL
Falling edge rate Differential 0.6 4 V/ns
V
IH
Differential input high voltage Differential +150 mV
V
IL
Differential input low voltage Differential -150 mV
V
CROSS
Absolute single-ended crossing point
voltage
Single-ended +250 +550 mV
V
CROSS-DELTA
Variation of V
CROSS
over all rising clock
edges
Single-ended +140 mV
V
RB
Ring back voltage margin Differential -100 +100 mV
T
STABLE
Time before V
RB
is allowed Differential 500 ps
T
PERIOD-AVG
Average clock period accuracy -300 2800 ppm
T
PERIOD-ABS
Absolute period, including spread-spec-
trum and jitter
9.847 10.203 ns
T
CC-JITTER
Cycle to cycle jitter 150 ps
V
MAX
Absolute maximum input voltage +1.15 V
V
MIN
Absolute minimum input voltage -0.3 V
Duty Cycle Duty cycle 40 60 %
Rise/Fall Matching Single ended rising Refclk edge rate ver-
sus falling Refclk edge rate
20 %
Z
C-DC
Clock source output DC impedance 40 60
Table 9 Input Clock Requirements
Parameter Description
Gen 1 Gen 2
Units
Min
1
Typ
1
Max
1
Min
1
Typ
1
Max
1
PCIe Transmit
UI Unit Interval 399.88 400 400.12 199.94 200 200.06 ps
T
TX-EYE
Minimum Tx Eye Width 0.75 0.75 UI
T
TX-EYE-MEDIAN-to-
MAX-JITTER
Maximum time between the jitter median and maximum
deviation from the median
0.125 UI
T
TX-RISE
, T
TX-FALL
TX Rise/Fall Time: 20% - 80% 0.125 0.15 UI
T
TX- IDLE-MIN
Minimum time in idle 20 20 UI
Table 10 PCIe AC Timing Characteristics (Part 1 of 2)