6.42
IDT71V3576, IDT71V3578, 128K x 36, 256K x 18, 3.3V Synchronous SRAMs with
3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect Commercial and Industrial Temperature Ranges
13
NOTES:
1. ZZ input is LOW, BWE is HIGH and LBO is Don't Care for this cycle.
2. O4 (Aw) represents the final output data in the burst sequence of the base address Aw. I1 (Ax) represents the first input from the external address Ax. I1 (Ay) represents the first input from the external
address Ay; I2 (Ay) represents the next input data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined
by the state of the LBO input. In the case of input I2 (Ay) this data is valid for two cycles because ADV is high and has suspended the burst.
3. CS
0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH.
Timing Waveform of Write Cycle No. 1 - GW Controlled
(1,2,3)
A
D
D
R
E
S
S
C
L
K
A
D
S
P
A
D
S
C
t
C
Y
C
t
S
S
t
H
S
t
C
H
t
C
L
t
H
A
t
S
A
A
x
A
y
A
z
A
D
V
D
A
T
A
O
U
T
O
E
t
H
C
t
S
D
I
1
(
A
x
)
I
1
(
A
z
)
I
2
(
A
y
)
t
H
D
t
O
H
Z
D
A
T
A
I
N
t
H
A
V
O
3
(
A
w
)
O
4
(
A
w
)
C
E
,
C
S
1
t
H
W
G
W
t
S
W
(
N
o
t
e
3
)
I
2
(
A
z
)
B
u
r
s
t
W
r
i
t
e
B
u
r
s
t
R
e
a
d
B
u
r
s
t
W
r
i
t
e
S
i
n
g
l
e
W
r
i
t
e
I
3
(
A
z
)
I
4
(
A
y
)
I
3
(
A
y
)
I
2
(
A
y
)
t
S
A
V
(
A
D
V
H
I
G
H
s
u
s
p
e
n
d
s
b
u
r
s
t
)
I
1
(
A
y
)
G
W
i
s
i
g
n
o
r
e
d
w
h
e
n
A
D
S
P
i
n
i
t
i
a
t
e
s
a
c
y
c
l
e
a
n
d
i
s
s
a
m
p
l
e
d
o
n
t
h
e
n
e
x
t
c
l
o
c
k
r
i
s
i
n
g
e
d
g
e
t
S
C
5
2
7
9
d
r
w
1
0
,
6.42
14
IDT71V3576, IDT71V3578, 128K x 36, 256K x 18, 3.3V Synchronous SRAMs with
3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect Commercial and Industrial Temperature Ranges
Timing Waveform of Write Cycle No. 2 - Byte Controlled
(1,2,3)
A
D
D
R
E
S
S
C
L
K
A
D
S
P
A
D
S
C
t
C
Y
C
t
S
S
t
H
S
t
C
H
t
C
L
t
H
A
t
S
A
A
x
A
y
t
H
W
B
W
x
A
D
V
D
A
T
A
O
U
T
O
E
t
H
C
t
S
D
S
i
n
g
l
e
W
r
i
t
e
B
u
r
s
t
W
r
i
t
e
I
1
(
A
x
)
I
2
(
A
y
)
I
2
(
A
y
)
(
A
D
V
s
u
s
p
e
n
d
s
b
u
r
s
t
)
I
2
(
A
z
)
t
H
D
B
u
r
s
t
R
e
a
d
E
x
t
e
n
d
e
d
B
u
r
s
t
W
r
i
t
e
t
O
H
Z
D
A
T
A
I
N
t
S
A
V
t
S
W
O
4
(
A
w
)
C
E
,
C
S
1
t
H
W
B
W
E
t
S
W
(
N
o
t
e
3
)
I
1
(
A
z
)
A
z
I
4
(
A
y
)
I
1
(
A
y
)
I
4
(
A
y
)
I
3
(
A
y
)
t
S
C
B
W
E
i
s
i
g
n
o
r
e
d
w
h
e
n
A
D
S
P
i
n
i
t
i
a
t
e
s
a
c
y
c
l
e
a
n
d
i
s
s
a
m
p
l
e
d
o
n
n
e
x
t
c
l
o
c
k
r
i
s
i
n
g
e
d
g
e
B
W
x
i
s
i
g
n
o
r
e
d
w
h
e
n
A
D
S
P
i
n
i
t
i
a
t
e
s
a
c
y
c
l
e
a
n
d
i
s
s
a
m
p
l
e
d
o
n
n
e
x
t
c
l
o
c
k
r
i
s
i
n
g
e
d
g
e
I
3
(
A
z
)
O
3
(
A
w
)
5
2
7
9
d
r
w
1
1
,
NOTES:
1. ZZ input is LOW, GW is HIGH and LBO is Don't Care for this cycle.
2. O4 (Aw) represents the final output data in the burst sequence of the base address Aw. I1 (Ax) represents the first input from the external address Ax. I1 (Ay) represents the first input from the external
address Ay; I2 (Ay) represents the next input data in the burst sequence of the base address Ay, etc. where A0 and A1 are advancing for the four word burst in the sequence defined
by the state of the LBO input. In the case of input I2 (Ay) this data is valid for two cycles because ADV is high and has suspended the burst.
3. CS
0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH.
6.42
IDT71V3576, IDT71V3578, 128K x 36, 256K x 18, 3.3V Synchronous SRAMs with
3.3V I/O, Pipelined Outputs, Burst Counter, Single Cycle Deselect Commercial and Industrial Temperature Ranges
15
Timing Waveform of Sleep (ZZ) and Power-Down Modes
(1,2,3)
t
C
Y
C
t
S
S
t
C
L
t
C
H
t
H
A
t
S
A
t
S
C
t
H
C
t
O
E
t
O
L
Z
t
H
S
C
L
K
A
D
S
P
A
D
S
C
A
D
D
R
E
S
S
G
W
C
E
,
C
S
1
A
D
V
D
A
T
A
O
U
T
O
E
Z
Z
S
i
n
g
l
e
R
e
a
d
S
n
o
o
z
e
M
o
d
e
t
Z
Z
P
W
5
2
7
9
d
r
w
1
2
O
1
(
A
x
)
A
x
(
N
o
t
e
4
)
t
Z
Z
R
A
z
,
NOTES:
1. Device must power up in deselected Mode
2. LBO is Don't Care for this cycle.
3. It is not necessary to retain the state of the input registers throughout the Power-down cycle.
4. CS
0 timing transitions are identical but inverted to the CE and CS1 signals. For example, when CE and CS1 are LOW on this waveform, CS0 is HIGH.

71V3576S133PFG8

Mfr. #:
Manufacturer:
IDT
Description:
SRAM 4M 3.3V I/O PBSRAM SLOW X
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union