ICS87001BG-01 REVISION A JULY 2, 2013 10 ©2013 Integrated Device Technology, Inc.
ICS87001-01 Data Sheet LVCMOS/LVTTL CLOCK DIVIDER
Power Considerations
This section provides information on power dissipation and junction temperature for the ICS87001-01.
Equations and example calculations are also provided.
1. Power Dissipation.
The total power dissipation for the ICS87001-01 is the sum of the core power plus the analog power plus the power dissipated in the load(s).
The following is the power dissipation for V
DD
= 3.3V + 5% = 3.465V, which gives worst case results.
Power (core)
MAX
= V
DD_MAX
* I
DD
= 3.465V * 55mA = 190.6mW
Power (output)
MAX
= V
DDO_MAX
* I
DDO
= 3.465V * 5mA = 17.3mW
LVCMOS Output Power Dissipation
Output Impedance R
OUT
Power Dissipation due to Loading 50 to V
DD
/2
Output Current I
OUT
= V
DD_MAX
/ [2 * (50 + R
OUT
)] = 3.465V / [2 * (50 + 17)] = 25.9mA
Power Dissipation on the R
OUT
per LVCMOS output
Power (R
OUT
) = R
OUT
* (I
OUT
)
2
= 17 * (25.9mA)
2
= 11.4mW
Total Power (R
OUT
) = 11.4mW * 1 = 11.4mW
Dynamic Power Dissipation at f
OUT_MAX
(250MHz)
Power (250MHz) = C
PD
* Frequency * (V
DDO
)
2
= 6pF * 250MHz * (3.465V)
2
= 18mW per output
Total Power (250MHz) = 18mW * 1 = 18mW
Total Power Dissipation
Total Power
= Power (core)
MAX
+ Power (output)
MAX
+ Total Power (R
OUT
) + Total Power (250MHz)
= 190.6mW + 17.3mW + 11.4mW + 18mW
= 237.3mW
2. Junction Temperature.
Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The
maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond
wire and bond pad temperature remains below 125°C.
The equation for Tj is as follows: Tj =
JA
* Pd_total + T
A
Tj = Junction Temperature
JA
= Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
T
A
= Ambient Temperature
In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance
JA
must be used. Assuming no air flow and
a multi-layer board, the appropriate value is 100.3°C/W per Table 6 below.
Therefore, Tj for an ambient temperature of 70°C with all outputs switching is:
70°C + 0.237W * 100.3°C/W = 94°C. This is below the limit of 125°C.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of
board (multi-layer).
Table 6. Thermal Resistance
JA
for 16 Lead TSSOP, Forced Convection
JA
by Velocity
Meters per Second 012.5
Multi-Layer PCB, JEDEC Standard Test Boards 100.3°C/W 96.0°C/W 93.9°C/W
ICS87001BG-01 REVISION A JULY 2, 2013 11 ©2013 Integrated Device Technology, Inc.
ICS87001-01 Data Sheet LVCMOS/LVTTL CLOCK DIVIDER
Reliability Information
Table 6.
JA
vs. Air Flow Table for a 16 Lead TSSOP
Transistor Count
The transistor count for ICS87001-01: 2769
Package Outline and Package Dimensions
Package Outline - G Suffix for 16 Lead TSSOP Table 7. Package Dimensions for 16 Lead TSSOP
Reference Document: JEDEC Publication 95, MO-153
JA
vs. Air Flow
Meters per Second 012.5
Multi-Layer PCB, JEDEC Standard Test Boards 100.3°C/W 96.0°C/W 93.9°C/W
All Dimensions in Millimeters
Symbol Minimum Maximum
N 16
A 1.20
A1 0.05 0.15
A2 0.80 1.05
b 0.19 0.30
c 0.09 0.20
D 4.90 5.10
E 6.40 Basic
E1 4.30 4.50
e 0.65 Basic
L 0.45 0.75
aaa 0.10
ICS87001BG-01 REVISION A JULY 2, 2013 12 ©2013 Integrated Device Technology, Inc.
ICS87001-01 Data Sheet LVCMOS/LVTTL CLOCK DIVIDER
Ordering Information
Table 8. Ordering Information
Part/Order Number Marking Package Shipping Packaging Temperature
87001BG-01LF 7001B01L “Lead-Free” 16 Lead TSSOP Tube 0C to 70C
87001BG-01LFT 7001B01L “Lead-Free” 16 Lead TSSOP Tape & Reel 0C to 70C

87001BG-01LFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Drivers & Distribution LVCMOS/LVTTL Clock Divider
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet