Integrated
Circuit
Systems, Inc.
ICS9DB801
1015B—09/07/06
Pin ConfigurationsRecommended Application:
DB800 Version 2.0 Yellow Cover part with PCI Express
suppor with extended bypass mode frequency range.
Output Features:
8 - 0.7V current-mode differential output pairs
Supports zero delay buffer mode and fanout mode
Bandwidth programming available
Key Specifications:
Outputs cycle-cycle jitter < 50ps
Outputs skew: 50ps
50 - 200MHz operation
Extended frequency range in bypass mode:
Revision B: up tp 333.33 MHz
Revision C: up to 400 MHz
Features/Benefits:
Spread spectrum modulation tolerant, 0 to -0.5% down
spread and +/- 0.25% center spread.
Supports undriven differential outputs in PD# and
SRC_STOP# modes for power management.
Supports polarity inversion to the output enables ,
SRC_STOP and PD.
Eight Output Differential Buffer for PCI Express (50-200MHz)
48-pin SSOP & TSSOP
SRC_DIV# 1 48 VDDA
VDD 2 47 GNDA
GND 3 46
IREF
SRC_IN 4 45 LOCK
SRC_IN# 5 44 OE_7
OE_0 6 43 OE_4
OE_3
742
DIF_7
DIF_0
841
DIF_7#
DIF_0#
940
OE_INV
GND
10 39 VDD
VDD
11 38
DIF_6
DIF_1
12 37
DIF_6#
DIF_1#
13 36 OE_6
OE_1 14 35 OE_5
OE_2 15 34
DIF_5
DIF_2
16 33
DIF_5#
DIF_2#
17 32 GND
GND
18 31 VDD
VDD
19 30
DIF_4
DIF_3
20 29
DIF_4#
DIF_3#
21 28 HIGH_BW#
BYPASS#/PLL
22 27 SRC_STOP#
SCLK
23 26 PD#
SDATA
24 25 GND
OE_INV = 0
ICS9DB801
(Same as ICS9DB108)
SRC_DIV# 1 48 VDDA
VDD 2 47 GNDA
GND 3 46
IREF
SRC_IN 4 45 LOCK
SRC_IN# 5 44
OE7#
OE0# 643OE4#
OE3#
742
DIF_7
DIF_0
841
DIF_7#
DIF_0#
940
OE_INV
GND
10 39 VDD
VDD
11 38
DIF_6
DIF_1
12 37
DIF_6#
DIF_1#
13 36 OE6#
OE1#
14 35
OE5#
OE2# 15 34
DIF_5
DIF_2
16 33
DIF_5#
DIF_2#
17 32 GND
GND
18 31 VDD
VDD
19 30
DIF_4
DIF_3
20 29
DIF_4#
DIF_3#
21 28 HIGH_BW#
BYPASS#/PLL
22 27 SRC_STOP
SCLK
23 26
PD
SDATA
24 25 GND
OE_INV = 1
ICS9DB801
01
6OE_0 OE0#
7OE_3 OE3#
14 OE_1 OE1#
15 OE_2 OE2#
26 PD# PD
27 SRC_STOP# SRC_STOP
35 OE_5 OE5#
36 OE_6 OE6#
43 OE_4 OE4#
44 OE_7 OE7#
Polarit
y
Inversion Pin List Table
Pins
OE_INV
2
Integrated
Circuit
Systems, Inc.
ICS9DB801
1015B—09/07/06
PIN # PIN NAME
PIN
TYPE
DESCRIPTION
1SRC_DIV# IN
Active low Input for determining SRC output frequency SRC or
SRC/2.
0 = SRC/2, 1= SRC
2 VDD PWR Power supply, nominal 3.3V
3 GND PWR Ground pin.
4 SRC_IN IN 0.7 V Differential SRC TRUE input
5 SRC_IN# IN 0.7 V Differential SRC COMPLEMENTARY input
6OE_0 IN
Active high input for enabling outputs.
0 = tri-state outputs, 1= enable outputs
7OE_3 IN
Active high input for enabling outputs.
0 = tri-state outputs, 1= enable outputs
8 DIF_0 OUT 0.7V differential true clock outputs
9 DIF_0# OUT 0.7V differential complement clock outputs
10 GND PWR Ground pin.
11 VDD PWR Power supply, nominal 3.3V
12 DIF_1 OUT 0.7V differential true clock outputs
13 DIF_1# OUT 0.7V differential complement clock outputs
14 OE_1 IN
Active high input for enabling outputs.
0 = tri-state outputs, 1= enable outputs
15 OE_2 IN
Active high input for enabling outputs.
0 = tri-state outputs, 1= enable outputs
16 DIF_2 OUT 0.7V differential true clock outputs
17 DIF_2# OUT 0.7V differential complement clock outputs
18 GND PWR Ground pin.
19 VDD PWR Power suppl
y
, nominal 3.3V
20 DIF_3 OUT 0.7V differential true clock outputs
21 DIF_3# OUT 0.7V differential complement clock outputs
22 BYPASS#/PLL IN
Input to select Bypass(fan-out) or PLL (ZDB) mode
0 = B
y
pass mode, 1= PLL mode
23 SCLK IN Clock pin of SMBus circuitr
y
, 5V tolerant.
24 SDATA I/O Data pin for SMBus circuitry, 5V tolerant.
Pin Desri
p
tion for OE_INV = 0
3
Integrated
Circuit
Systems, Inc.
ICS9DB801
1015B—09/07/06
PIN # PIN NAME
PIN
TYPE
DESCRIPTION
25 GND PWR Ground pin.
26 PD# IN
Asynchronous active low input pin, with 120Kohm internal pull-
up resistor, used to power down the device. The internal clocks
are disabled and the VCO and the crystal are stopped.
27 SRC_STOP# IN Active low input to stop SRC outputs.
28 HIGH_BW# IN
3.3V input for selecting PLL Band Width
0 = High, 1= Low
29 DIF_4# OUT 0.7V differential complement clock outputs
30 DIF_4 OUT 0.7V differential true clock outputs
31 VDD PWR Power supply, nominal 3.3V
32 GND PWR Ground pin.
33 DIF_5# OUT 0.7V differential complement clock outputs
34 DIF_5 OUT 0.7V differential true clock outputs
35 OE_5 IN
Active high input for enabling outputs.
0 = tri-state outputs, 1= enable outputs
36 OE_6 IN
Active high input for enabling outputs.
0 = tri-state outputs, 1= enable outputs
37 DIF_6# OUT 0.7V differential complement clock outputs
38 DIF_6 OUT 0.7V differential true clock outputs
39 VDD PWR Power supply, nominal 3.3V
40 OE_INV IN
This latched input selects the polarity of the OE pins.
0 = OE pins active high, 1 = OE pins active low (OE#)
41 DIF_7# OUT 0.7V differential complement clock outputs
42 DIF_7 OUT 0.7V differential true clock outputs
43 OE_4 IN
Active high input for enabling outputs.
0 = tri-state outputs, 1= enable outputs
44 OE_7 IN
Active high input for enabling outputs.
0 = tri-state outputs, 1= enable outputs
45 LOCK OUT
3.3V output indicating PLL Lock Status. This pin goes high
when lock is achieved.
46 IREF IN
This pin establishes the reference current for the differential
current-mode output pairs. This pin requires a fixed precision
resistor tied to ground in order to establish the appropriate
current. 475 ohms is the standard value.
47 GNDA PWR Ground pin for the PLL core.
48 VDDA PWR 3.3V power for the PLL core.
Pin Desri
p
tion for OE_INV = 0

9DB801BGLFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Buffer 8 OUTPUT PCIE GEN1 BUFFER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet