Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
9
Rev. C
10/10/06
ISSI
®
IS64WV6416BLL
IS61WV6416BLL
WRITE CYCLE SWITCHING CHARACTERISTICS
(1,2)
(Over Operating Range)
-12 ns -15 ns
Symbol Parameter Min. Max. Min. Max. Unit
tWC Write Cycle Time 12 — 15 — ns
tSCE CE to Write End 9 — 10 — ns
tAW Address Setup Time 9 — 10 — ns
to Write End
tHA Address Hold from Write End 0 — 0 — ns
tSA Address Setup Time 0 — 0 — ns
tPWB LB, UB Valid to End of Write 9 — 10 — ns
tPWE1 WE Pulse Width (OE = HIGH) 9 — 10 — ns
tPWE2 WE Pulse Width (OE = LOW) 11 — 12 — ns
tSD Data Setup to Write End 9 — 9 — ns
tHD Data Hold from Write End 0 — 0 — ns
tHZWE
(3)
WE LOW to High-Z Output — 6 — 7 ns
tLZWE
(3)
WE HIGH to Low-Z Output 3 — 3 — ns
Notes:
1. Test conditions for IS61WV6416BLL assume signal transition times of 1.5ns or less, timing reference levels of 1.25V, input
pulse levels of 0V to VDD V and output loading specified in Figure 1a.
2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
3. The internal write time is defined by the overlap of CE LOW and UB or LB, and WE LOW. All signals must be in valid states to
initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to
the rising or falling edge of the signal that terminates the write.