GTL1655
16-bit LVTTL-to-GTL/GTL+ bus transceiver with live insertion
Rev. 01 — 11 May 2004 Product data
1. Description
The GTL1655 is a 16-bit bus transceiver that incorporates HIGH-drive
LOW-output-impedance (100 mA/12 ) with LVTTL-to-GTL/GTL+ and
GTL/GTL+-to-LVTTL logic level translation.
The device is configured as two 8-bit transceivers that share a common clock and a
master output enable pin, but also have individual latch timing and output enable
signals. D-type flip-flops and D-type latches enable three modes of data transfer;
Clocked, Latched, or Transparent. The GTL1655 provides the ideal interface between
cards operating at LVTTL levels and backplanes using GTL/GTL+ signal levels. The
combination of reduced output swing, reduced input threshold levels and configurable
edge control provides the higher speed operation of GTL/GTL+ backplanes.
The GTL1655 can be used at GTL (V
TT
= 1.2 V, V
REF
= 0.8 V) or GTL+ (V
TT
= 1.5 V,
V
REF
= 1.0 V) signalling levels. Port A and the control inputs are compliant with
LVTTL signal levels and are 5 V tolerant. Port B is designed to operate at GTL or
GTL+ signal levels, with V
REF
providing the reference voltage input.
The latch enable pins (nLEAB and nLEBA), the output enable pins (nOEAB, nOEBA)
and the clock pin (CP) are used to control the data flow through the two 8-bit
transceivers (n = 1 or 2). When nLEAB is set HIGH, the device will operate in the
transparent mode Port A to Port B. HIGH-to-LOW transitions of nLEAB will latch A
data independently of CP HIGH or LOW (latched mode). LOW-to-HIGH transitions of
CP will clock A data to the B port if nLEAB is LOW (clocked mode). Using the control
pins nLEBA, nOEBA and CP in the same way, data flow from Port B to Port A can be
controlled. The OE pin can be used to disable all of the I/O pins.
To optimize signal integrity, the GTL1655 features an adjustable edge rate control
(V
ERC
). By adjusting V
ERC
between GND and V
CC
, a designer can adjust the Port B
edge rate to suit an application’s load conditions.
The GTL1655 permits true live insertion capability by incorporating:
BIAS V
CC
, to pre-charge outputs and avoid disturbing active data during card
insertion.
I
off
to disable current flow through powered-off I/Os.
Power-up 3-state, which ensures outputs are high-impedance during power-up,
thus preventing bus contention issues. Once V
CC
is above 1.5 V, the power-up
3-state circuit relinquishes control of the outputs to the OE pin. To ensure the
outputs remain 3-state, the OE pin should be tied to V
CC
via a pull-up resistor.
Philips Semiconductors
GTL1655
16-bit LVTTL-to-GTL/GTL+ bus transceiver with live insertion
Product data Rev. 01 — 11 May 2004 2 of 23
9397 750 12936
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
2. Features
Combination of D-type latches and D-type flip-flops for transceiver operation in
clocked, latched or transparent mode
Logic level translation between LVTTL and GTL/GTL+ signals
HIGH-drive LOW-output-impedance (100 mA/12 ) on Port B
Configurable rise and fall times on Port B
Supports live insertion (I
off
, Power-up 3-state, and BIAS V
CC
)
Bus Hold on Port A inputs
Over voltage tolerance on Port A
Minimized switching noise through use of distributed V
CC
and GND pins
Available in TSSOP64 package
Industrial temperature range (40 °Cto+85°C)
ESD protection
HBM EIA/JESD22-A114-A exceeds 2000 V
CDM EIA/JESD22-C101 exceeds 1000 V
Latch-up EIA/JEDS78 exceeds 200 mA
3. Quick reference data
Table 1: Quick reference data
GND = 0 V; T
amb
=25
°
C; t
r
=t
f
2.5 ns
Symbol Parameter Conditions Min Typ Max Unit
t
PLH
propagation delay, nAn to nBn V
CC
= 3.3 V; V
ERC
= GND;
V
TT
= 1.5 V; V
REF
=1V
- 3.9 - ns
V
CC
= 3.3 V; V
ERC
= GND;
V
TT
= 1.5 V; V
REF
=1V
- 4.4 - ns
propagation delay, nBn to nAn V
CC
= 3.3 V - 2.6 - ns
t
PHL
propagation delay, nAn to nBn V
CC
= 3.3 V; V
ERC
= GND;
V
TT
= 1.5 V; V
REF
=1V
- 3.1 - ns
V
CC
= 3.3 V; V
ERC
= GND;
V
TT
= 1.5 V; V
REF
=1V
- 2.7 - ns
propagation delay, nBn to nAn V
CC
= 3.3 V - 4.2 - ns
C
i
input capacitance (control pins) V
i
=V
CC
or GND - 3 - pF
C
I/O
I/O capacitance, Port A V
i
=V
CC
or GND - 7 - pF
I/O capacitance, Port B V
i
=V
CC
or GND - 8 - pF
Philips Semiconductors
GTL1655
16-bit LVTTL-to-GTL/GTL+ bus transceiver with live insertion
Product data Rev. 01 — 11 May 2004 3 of 23
9397 750 12936
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
4. Ordering information
Standard packing quantities and other packaging data are available at
www.philipslogic.com/packaging.
4.1 Ordering options
Table 2: Ordering information
Type number Package
Name Description Version
GTL1655DGG TSSOP64 plastic thin shrink small outline package; 64 leads;
body width 6.1 mm
SOT646-1
Table 3: Part marking
Type number Topside mark Temperature range
GTL1655DGG GTL1655DGG T
amb
= 40 °C to +85 °C

GTL1655DGG,518

Mfr. #:
Manufacturer:
NXP Semiconductors
Description:
IC TRNSLTR BIDIRECTIONAL 64TSSOP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet