© Semiconductor Components Industries, LLC, 2013
November, 2013 − Rev. 4
1 Publication Order Number:
NB3N511/D
NB3N511
3.3V / 5.0V 14 MHz to
200 MHz PLL Clock
Multiplier
Description
The NB3N511 is a clock multiplier that will generate one of nine
selectable output multiples of an input frequency via two 3−level
select inputs (S0, S1). It accepts a standard fundamental mode crystal
or an external reference clock signal. Phase−Locked−Loop (PLL)
design techniques are used to produce a low jitter, TTL level clock
output up to 200 MHz with a 50% duty cycle. An Output Enable (OE)
pin is provided, and when asserted low, the clock output goes into
tri−state (high impedance). The NB3N511 is commonly used in
electronic systems as a cost efficient replacement for crystal
oscillators
Features
• Clock Output Frequencies up to 200 MHz
• Nine Selectable Multipliers of the Input Frequency
• Operating Range: V
DD
= 3.3 V ±10% or 5.0 V ±5%
• Low Jitter Output of 25 ps One Sigma (rms)
• Zero ppm Clock Multiplication Error
• 45% − 55% Output Duty Cycle
• TTL/CMOS Output with 25 mA TTL Level Drive
• Crystal Reference Input Range of 5 − 32 MHz
• Input Clock Frequency Range of 1 − 50 MHz
• OE, Output Enable with Tri−State Output
• 8−Pin SOIC
• Industrial Temperature Range −40°C to +85°C
• These are Pb−Free Devices
÷ M
Feedback
V
DD
Multiplier
Select
S1
Phase
Detector
Charge
Pump
Crystal
Oscillator
÷ P
CLKOUT
GND
S0
VCO
TTL/
CMOS
Output
Figure 1. NB3N511 Logic Diagram
OE
X1/ICLK
X2
C
LX2
C
LX1
crystal or
clock
SOIC−8
D SUFFIX
CASE 751
MARKING DIAGRAM
http://onsemi.com
3N511 = Specific Device Code
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
G = Pb−Free Package
3N511
ALYWG
G
1
8
1
8
See detailed ordering and shipping information in the package
dimensions section on page 5 of this data sheet.
ORDERING INFORMATION