INDUSTRIAL TEMPERATURE RANGE
IDT5T93GL061
2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER II
1
JANUARY 2007
IDT5T93GL061
INDUSTRIAL TEMPERATURE RANGE
2.5V LVDS 1:6 GLITCHLESS
CLOCK BUFFER
TERABUFFER™ II
DESCRIPTION:
The IDT5T93GL061 2.5V differential clock buffer is a user-selectable
differential input to six LVDS outputs . The fanout from a differential input to six
LVDS outputs reduces loading on the preceding driver and provides an efficient
clock distribution network. The IDT5T93GL061 can act as a translator from a
differential HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V), CML, or LVDS
input to LVDS outputs. A single-ended 3.3V / 2.5V LVTTL input can also be
used to translate to LVDS outputs. The redundant input capability allows for a
glitchless change-over from a primary clock source to a secondary clock source
up to 450MHz. Selectable inputs are controlled by SEL. During the switchover,
the output will disable low for up to three clock cycles of the previously-selected
input clock. The outputs will remain low for up to three clock cycles of the newly-
selected clock, after which the outputs will start from the newly-selected input.
A FSEL pin has been implemented to control the switchover in cases where a
clock source is absent or is driven to DC levels below the minimum specifications.
The IDT5T93GL061 outputs can be asynchronously enabled/disabled.
When disabled, the outputs will drive to the value selected by the GL pin. Multiple
power and grounds reduce noise.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
© 2007 Integrated Device Technology, Inc. DSC 6740/7
FEATURES:
Guaranteed Low Skew < 50ps (max)
Very low duty cycle distortion < 100ps (max)
High speed propagation delay < 2.2ns (max)
Up to 450MHz operation
Selectable inputs
Hot insertable and over-voltage tolerant inputs
3.3V / 2.5V LVTTL, HSTL, eHSTL, LVEPECL (2.5V), LVPECL (3.3V),
CML, or LVDS input interface
Selectable differential inputs to six LVDS outputs
Power-down mode
2.5V VDD
Available in TQFP package
APPLICATIONS:
Clock distribution
FUNCTIONAL BLOCK DIAGRAM
GL
G
PD
A1
A1
A2
A2
SEL
OUTPUT
CONTROL
OUTPUT
CONTROL
OUTPUT
CONTROL
OUTPUT
CONTROL
OUTPUT
CONTROL
OUTPUT
CONTROL
Q2
Q2
Q1
Q1
Q3
Q3
Q4
Q4
Q5
Q5
Q6
Q6
1
0
FSEL
INDUSTRIAL TEMPERATURE RANGE
2
IDT5T93GL061
2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER II
PIN CONFIGURATION
TQFP
TOP VIEW
22
21
20
19
18
17
23
24
PD
A
2
GND
Q
4
GND
A
2
Q4
VDD
13 149101112
V
D
D
G
L
Q
2
Q
2
Q
3
Q
3
15 16
G
N
D
V
D
D
30
29 28 27
26 25
Q
6
Q
6
Q
5
Q
5
F
S
E
L
32
31
S
E
L
G
N
D
V
D
D
GN D
Q
1
GND
A
1
A1
Q1
8
1
2
3
4
5
6
7
G
VDD
INDUSTRIAL TEMPERATURE RANGE
IDT5T93GL061
2.5V LVDS 1:6 GLITCHLESS CLOCK BUFFER TERABUFFER II
3
Symbol Description Max Unit
VDD Power Supply Voltage –0.5 to +3.6 V
VI Input Voltage –0.5 to +3.6 V
VO Output Voltage
(2)
–0.5 to VDD +0.5 V
TSTG Storage Temperature –65 to +150 °C
T
J Junction Temperature 150 °C
ABSOLUTE MAXIMUM RATINGS
(1)
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause
permanent damage to the device. This is a stress rating only and functional operation
of the device at these or any other conditions above those indicated in the operational
sections of this specification is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect reliability.
2. Not to exceed 3.6V.
Symbol Parameter Min Typ. Max. Unit
CIN Input Capacitance —— 3pF
CAPACITANCE
(1)
(TA = +25°C, F = 1.0MHz)
NOTE:
1. This parameter is measured at characterization but not tested
Symbol Description Min. Typ. Max. Unit
TA Ambient Operating Temperature 40 +25 +85 ° C
VDD Internal Power Supply Voltage 2.3 2.5 2.7 V
RECOMMENDED OPERATING RANGE
PIN DESCRIPTION
Symbol I/O Type Description
A[1:2] I Adjustable
(1,4)
Clock input. A[1:2] is the "true" side of the differential clock input.
A
[1:2] I Adjustable
(1,4)
Complementary clock inputs. A[1:2] is the complementary side of A[1:2]. For LVTTL single-ended operation, A[1:2] should be set to the
desired toggle voltage for A[1:2]:
3.3V LVTTL VREF = 1650mV
2.5V LVTTL VREF = 1250mV
G I LVTTL Gate control for differential outputs Q
1 and Q1 through Q6 and Q6. When G is LOW, the differential outputs are active. When G is
HIGH, the differential outputs are asynchronously driven to the level designated by GL
(2)
.
GL I LVTTL Specifies output disable level. If HIGH, "true" outputs disable HIGH and "complementary" outputs disable LOW. If LOW, "true"
outputs disable LOW and "complementary" outputs disable HIGH.
Qn O LVDS Clock outputs
Qn O LVDS Complementary clock outputs
SEL I LVTTL Reference clock select. When LOW, selects A2 and A2. When HIGH, selects A1 and A1.
PD I LVTTL Power-down control. Shuts off entire chip. If LOW, the device goes into low power mode. Inputs and outputs are disabled. Both
"true" and "complementary" outputs will pull to VDD. Set HIGH for normal operation.
(3)
FSEL I LVTTL At a rising edge, FSEL forces select to the input designated by SEL. Set LOW for normal operation.
VDD PWR Power supply for the device core and inputs
GND PWR Ground
NOTES:
1. Inputs are capable of translating the following interface standards:
Single-ended 3.3V and 2.5V LVTTL levels
Differential HSTL and eHSTL levels
Differential LVEPECL (2.5V) and LVPECL (3.3V) levels
Differential LVDS levels
Differential CML levels
2. Because the gate controls are asynchronous, runt pulses are possible. It is the user's responsibility to either time the gate control signals to minimize the possibility of runt
pulses or be able to tolerate them in down stream circuitry.
3. It is recommended that the outputs be disabled before entering power-down mode. It is also recommended that the outputs remain disabled until the device completes power-
up after asserting PD.
4. The user must take precautions with any differential input interface standard being used in order to prevent instability when there is no input signal.

5T93GL061PFGI8

Mfr. #:
Manufacturer:
Description:
IC CLK BUFFER 2:6 450MHZ 32TQFP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet