MC74AC138, MC74ACT138
www.onsemi.com
2
FUNCTIONAL DESCRIPTION
The MC74AC138/74ACT138 high−speed 1−of−8
decoder/demultiplexer accepts three binary weighted inputs
(A
0
, A
1
, A
2
) and, when enabled, provides eight mutually
exclusive active−LOW outputs (O
0
−O
7
). The
MC74AC138/74ACT138 features three Enable inputs, two
active−LOW (E
1
, E
2
) and one active−HIGH (E
3
). All
outputs will be HIGH unless E
1
and E
2
are LOW and E
3
is
HIGH. This multiple enabled function allows easy parallel
expansion of the device to a 1−of−32 (5 lines to 32 lines)
decoder with just four MC74AC138/74ACT138 devices
and one inverter (See Figure 4). The
MC74AC138/74ACT138 can be used as an 8−output
demultiplexer by using one of the active LOW Enable inputs
as the data input and the other Enable inputs as strobes. The
Enable inputs which are not used must be permanently tied
to their appropriate active−HIGH or active−LOW state.
TRUTH TABLE
Inputs Outputs
E
1
E
2
E
3
A
0
A
1
A
2
O
0
O
1
O
2
O
3
O
4
O
5
O
6
O
7
H X X X X X H H H H H H H H
X H X X X X H H H H H H H H
X X L X X X H H H H H H H H
L L H L L L L H H H H H H H
L L H H L L H L H H H H H H
L L H L H L H H L H H H H H
L L H H H L H H H L H H H H
L L H L L H H H H H L H H H
L L H H L H H H H H H L H H
L L H L H H H H H H H H L H
L L H H H H H H H H H H H L
H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial
A
2
A
1
A
0
E
3
E
1
E
2
0
7
0
6
0
5
0
4
0
3
0
2
0
1
0
0
NOTE: This diagram is provided only for the understanding of logic
operations and should not be used to estimate propagation
delays.
Figure 3. Logic Diagram