8Mb
SMART 3 BOOT BLOCK FLASH MEMORY
09005aef81136a91 Micron Technology, Inc., reserves the right to change products or specifications without notice.
Q10.fm - Rev. E 6/04 EN
10 ©2001 Micron Technology, Inc. All rights reserved.
Input Operations
The DQ pins are used either to input data to the
array or to input a command to the CEL. A command
input issues an 8-bit command to the CEL to control
the mode of operation of the device. A WRITE is used
to input data to the memory array. The following sec-
tion describes both types of inputs. More information
describing how to use the two types of inputs to write
or erase the device is provided in the Command Execu-
tion section.
Commands
To perform a command input, OE# must be HIGH,
and CE# and WE# must be LOW. Addresses are “Don’t
Care” but must be held stable, except during an ERASE
CONFIRM (described in a later section). The 8-bit
command is input on DQ0–DQ7, while DQ8–DQ15 are
“Don’t Care” on the MT28F800B3. The command is
latched on the rising edge of CE# (CE#-controlled) or
WE# (WE#-controlled), whichever occurs first. The
condition of BYTE# on the MT28F800B3 has no effect
on a command input.
Memory Array
A WRITE to the memory array sets the desired bits
to logic 0s but cannot change a given bit to a logic 1
from a logic 0. Setting any bits to a logic 1 requires that
the entire block be erased. To perform a WRITE, OE#
must be HIGH, CE# and WE# must be LOW, and V
PP
must be set to VPPH1 or VPPH2. Writing to the boot
block also requires that the RP# pin be at V
HH or WP#
be HIGH. A0–A18 (A19) provide the address to be writ-
ten, while the data to be written to the array is input on
the DQ pins. The data and addresses are latched on the
rising edge of CE# (CE#-controlled) or WE# (WE#-con-
trolled), whichever occurs first. A WRITE must be pre-
ceded by a WRITE SETUP command. Details on how to
input data to the array are described in the Write
Sequence section.
Selectable bus sizing applies to WRITEs as it does to
READs on the MT28F800B3. When BYTE# is LOW (byte
mode), data is input on DQ0–DQ7, DQ8–DQ14 are
High-Z, and DQ15 becomes the lowest order address
input. When BYTE# is HIGH (word mode), data is
input on DQ0–DQ15.
Command Set
To simplify writing of the memory blocks, the
MT28F800B3 and MT28F008B3 incorporate an ISM
that controls all internal algorithms for writing and
erasing the floating gate memory cells. An 8-bit com-
mand set is used to control the device. Details on how
to sequence commands are provided in the Command
Execution section. Table 4 lists the valid commands.
Table 4: Command Set
COMMAND HEX CODE DESCRIPTION
RESERVED
00h
This command and all unlisted commands are invalid and should not be
called. These commands are reserved to allow for future feature
enhancements.
READ ARRAY
FFh
Must be issued after any other command cycle before the array can be
read. It is not necessary to issue this command after power-up or RESET.
IDENTIFY DEVICE
90h
Allows the device and manufacturer compatibility ID to be read. A0 is used
to decode between the manufacturer compatibility ID (A0 = LOW) and
device ID (A0 = HIGH).
READ STATUS REGISTER
70h
Allows the status register to be read. Please refer to Table 5 for more
information on the status register bits.
CLEAR STATUS REGISTER
50h
Clears status register bits 3-5, which cannot be cleared by the ISM.
ERASE SETUP
20h
The first command given in the two-cycle ERASE sequence. The ERASE is
not completed unless followed by ERASE CONFIRM.
ERASE CONFIRM/RESUME
D0h
The second command given in the two-cycle ERASE sequence. Must follow
an ERASE SETUP command to be valid. Also used during an ERASE SUSPEND
to resume the ERASE.
WRITE SETUP
40h or 10h
The first command given in the two-cycle WRITE sequence. The write data
and address are given in the following cycle to complete the WRITE.
ERASE SUSPEND
B0h
Requests a halt of the ERASE and puts the device into the erase suspend
mode. When the device is in this mode, only READ STATUS REGISTER, READ
ARRAY and ERASE RESUME commands may be executed.