ZL40214 Data Sheet
4
Microsemi Corporation
1.0 Package Description
The device is packaged in a 16 pin QFN
14
16
6
4
2
out3_n
vdd
out3_p
NC
clk_p
vdd
gnd
out0_n
out2_n
out2_p
out1_n
8
12 10
out1_p
clk_n
NC
out0_p
gnd
Figure 2 - Pin Connections
2.0 Pin Description
Pin # Name Description
1, 4 clk_p, clk_n, Differential Input (Analog Input). Differential (or singled ended) input signals. For all
input signal configuration see “Clock Inputs” on page 5
15,14,
12, 11,
10, 9,
7, 6
out0_p, out0_n
out1_p, out1_n
out2_p, out2_n
out3_p, out3_n
Differential Output (Analog Output). Differential outputs.
8, 13 vdd Positive Supply Voltage. 2.5 V
DC
or 3.3 V
DC
nominal.
5, 16 gnd Ground. 0 V.
2, 3 NC No Connection. Leave unconnected.
ZL40214 Data Sheet
5
Microsemi Corporation
3.0 Functional Description
The ZL40214 is an LVDS clock fanout buffer with four identical output clock drivers capable of operating at
frequencies up to 750MHz.
Inputs to the ZL40214 are externally terminated to allow use of precision termination components and to allow full
flexibility
of input termination. The ZL40214 can accept DC or AC coupled LVPECL, LVDS, CML or HCSL input
signals; single ended input signals can also be accepted. A pin compatible device with internal termination is also
available.
The ZL40214 is designed to fan out
low-jitter reference clocks for wired or optical communications applications
while adding minimal jitter to the clock signal. An internal linear power supply regulator and bulk capacitors
minimize additive jitter due to power supply noise. The device operates from 2.5V+/-5% or 3.3V+/-5% supply. Its
operation is guaranteed over the industrial temperature range -40°C to +85°C.
The device block diagram is shown in Figure 1; its operation is described in the following sections.
3.1 Clock Inputs
The ZL40214 is adaptable to support different types of differential and single-ended input signals depending on the
passive components used in the input termination. The application diagrams in the following figures allow the
ZL40214 to accept LVPECL, LVDS, CML, HCSL and single-ended inputs.
VDD_driver
R2 R2
R1 R1
VDD_driver
VDD
VDD_driver=3.3V: R1=127 ohm, R2=82 ohm
VDD_driver=2.5V: R1=250 ohm, R2=62.5 ohm
ZL40214
clk_p
clk_n
Z
o
= 50 Ohms
Z
o
= 50 Ohms
LVPECL
Driver
22 Ohms
22 Ohms
Figure 3 - LVPECL Input DC Coupled Thevenin Equivalent
50
Ohms
50
Ohms
VDD_driver
VDD
VDD_driver=3.3V: R1 = 50 ohm
VDD_driver=2.5V: R1 = 20 ohm
ZL40214
clk_p
clk_n
Z
o
= 50 Ohms
Z
o
= 50 Ohms
R1
LVPECL
Driver
22 Ohms
22 Ohms
Figure 4 - LVPECL Input DC Coupled Parallel Termination
RR
VDD_driver
VDD
VDD_driver=3.3V: R = 143 ohm
VDD_driver=2.5V: R = 82 ohm
ZL40214
clk_p
clk_n
Z
o
= 50 Ohms
Z
o
= 50 Ohms
LVPECL
Driver
VDD
2 K
Ohm
2 K
Ohm
2 K
Ohm
2 K
Ohm
100 nF
100 nF
Figure 5 - LVPECL Input AC Coupled Termination
ZL40214 Data Sheet
6
Microsemi Corporation

ZL40214LDG1

Mfr. #:
Manufacturer:
Microchip / Microsemi
Description:
Clock Buffer 1:4 LVDS Fanout Buffer w/Ext. Term.
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet