74LVC573A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 5 — 19 February 2013 3 of 20
NXP Semiconductors
74LVC573A
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state
Fig 3. Functional diagram
mna809
3-STATE
OUTPUTS
LATCH
1 to 8
Q0
Q1
Q2
Q3
Q4
Q5
Q6
Q7
12
13
14
15
16
17
18
19
D0
D1
D2
D3
D4
D5
D6
D7
LE
OE
9
11
1
8
7
6
5
4
3
2
Fig 4. Logic diagram
mna810
Q4
D4
D
LE
Q
Q3
D3
D
LE
Q
Q2
D2
D
LE
Q
Q1
D1
D
LELELE
Q
Q0
D0
D
LATCH
1
LATCH
2
LATCH
3
LATCH
4
LATCH
5
Q
LE
OE
LE LE LE LE
Q5
D5
D
LE
Q
LATCH
6
LE
Q6
D6
D
LE
Q
LATCH
7
LE
Q7
D7
D
LE
Q
LATCH
8
LE
74LVC573A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 5 — 19 February 2013 4 of 20
NXP Semiconductors
74LVC573A
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state
5. Pinning information
5.1 Pinning
5.2 Pin description
(1) This is not a supply pin. The substrate is attached to this
pad using conductive die attach material. There is no
electrical or mechanical requirement to solder this pad.
However, if it is soldered, the solder land should remain
floating or be connected to GND.
Fig 5. Pin configuration for SO20 and (T)SSOP20 Fig 6. Pin configuration for DHVQFN20 and
DHXQFN20
001aad100
573
Transparent top view
Q7
D6
D7
Q6
D5 Q5
D4 Q4
D3 Q3
D2 Q2
D1 Q1
D0 Q0
GND
LE
OE
V
CC
9
12
8 13
7 14
6 15
GND
(1)
5 16
4 17
3 18
2 19
10
11
1
20
terminal 1
index area
Table 2. Pin description
Symbol Pin Description
OE
1 output enable input (active LOW)
LE 11 latch enable input (active HIGH)
D[0:7] 2, 3, 4, 5, 6, 7, 8, 9 data input
Q[0:7] 19, 18, 17, 16, 15, 14, 13, 12 data output
GND 10 ground (0 V)
V
CC
20 supply voltage
74LVC573A All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
Product data sheet Rev. 5 — 19 February 2013 5 of 20
NXP Semiconductors
74LVC573A
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state
6. Functional description
[1] H = HIGH voltage level
h = HIGH voltage level one set-up time prior to the HIGH-to-LOW LE transition
L = LOW voltage level
l = LOW voltage level one set-up time prior to the HIGH-to-LOW LE transition
Z = high-impedance OFF-state
7. Limiting values
[1] The minimum input voltage ratings may be exceeded if the input current ratings are observed.
[2] The output voltage ratings may be exceeded if the output current ratings are observed.
[3] For SO20 packages: above 70 C the value of P
tot
derates linearly with 8 mW/K.
For (T)SSOP20 packages: above 60 C the value of P
tot
derates linearly with 5.5 mW/K.
For DHVQFN20 and DHXQFN20 packages: above 60 C the value of P
tot
derates linearly with 4.5 mW/K.
Table 3. Functional table
[1]
Operating modes Input Internal latch Output
OE LE Dn Qn
Enable and read register
(transparent mode)
LH L L L
LH H H H
Latch and read register L L l L L
LL h H H
Latch register and disable outputs H L l L Z
HL h H Z
Table 4. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol Parameter Conditions Min Max Unit
V
CC
supply voltage 0.5 +6.5 V
I
IK
input clamping current V
I
< 0 50 - mA
V
I
input voltage
[1]
0.5 +6.5 V
I
OK
output clamping current V
O
> V
CC
or V
O
< 0 - 50 mA
V
O
output voltage
[2]
0.5 V
CC
+ 0.5 V
I
O
output current V
O
= 0 V to V
CC
- 50 mA
I
CC
supply current - 100 mA
I
GND
ground current 100 - mA
T
stg
storage temperature 65 +150 C
P
tot
total power dissipation T
amb
= 40 C to +125 C
[3]
-500mW

74LVC573AD,118

Mfr. #:
Manufacturer:
Nexperia
Description:
Latches 3.3V OCTAL D TRANS LATCH 3-S
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union