IS64LV51216-12TLA3-TR

Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
7
Rev. D
12/06/05
1
2
3
4
5
6
7
8
9
10
11
12
ISSI
®
IS61LV51216
IS64LV51216
t
RC
t
OHA
t
AA
t
DOE
t
LZOE
t
ACE
t
LZCE
t
HZOE
HIGH-Z
DATA VALID
UB_CEDR2.eps
t
HZB
ADDRESS
OE
CE
LB, UB
D
OUT
t
HZCE
t
BA
t
LZB
t
RC
t
PD
I
SB
I
CC
50%
V
DD
Supply
Current
50%
t
PU
READ CYCLE NO. 2
(1,3)
Notes:
1. WE is HIGH for a Read Cycle.
2. The device is continuously selected. OE, CE, UB, or LB = V
IL.
3. Address is valid prior to or coincident with CE LOW transition.
8
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
Rev. D
12/06/05
ISSI
®
IS61LV51216
IS64LV51216
WRITE CYCLE SWITCHING CHARACTERISTICS
(1,3)
(Over Operating Range)
-8 -10 -12
Symbol Parameter Min. Max. Min. Max. Min. Max. Unit
tWC Write Cycle Time 8 10 12 ns
tSCE CE to Write End 6.5 8 8 ns
tAW Address Setup Time 6.5 8 8 ns
to Write End
tHA Address Hold from Write End 0 0 0 ns
tSA Address Setup Time 0 0 0 ns
tPWB LB, UB Valid to End of Write 6.5 8 8 ns
tPWE1 WE Pulse Width 6.5 8 8 ns
tPWE2 WE Pulse Width (OE = LOW) 8.0 10 12 ns
tSD Data Setup to Write End 5 6 6 ns
tHD Data Hold from Write End 0 0 0 ns
tHZWE
(2)
WE LOW to High-Z Output 3.5 5 6 ns
tLZWE
(2)
WE HIGH to Low-Z Output 2 2 2 ns
Notes:
1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to
3.0V and output loading specified in Figure 1.
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
3. The internal write time is defined by the overlap of CE LOW and UB or LB, and WE LOW. All signals must be in valid states
to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced
to the rising or falling edge of the signal that terminates the write. Shaded area product in development
Integrated Silicon Solution, Inc. — www.issi.com —
1-800-379-4774
9
Rev. D
12/06/05
1
2
3
4
5
6
7
8
9
10
11
12
ISSI
®
IS61LV51216
IS64LV51216
Notes:
1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the CE and WE inputs
and at least one of the LB and UB inputs being in the LOW state.
2. WRITE = (CE)
[ (LB) = (UB) ] (WE).
AC WAVEFORMS
WRITE CYCLE NO. 1
(CE Controlled, OE is HIGH or LOW)
(1 )
DATA UNDEFINED
t
WC
VALID ADDRESS
t
SCE
t
PWE1
t
PWE2
t
AW
t
HA
HIGH-Z
t
PBW
t
HD
t
SA
t
HZWE
ADDRESS
CE
UB, LB
WE
D
OUT
D
IN
DATA
IN VALID
t
LZWE
t
SD
UB_CEWR1.eps

IS64LV51216-12TLA3-TR

Mfr. #:
Manufacturer:
Description:
IC SRAM 8M PARALLEL 44TSOP II
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union