LTC2919
6
2919f
PI FU CTIO S
UUU
(MSOP/DFN Package)
SEL (Pin 1): Input Polarity Select Three-State Input. Con-
nect to V
CC
, GND or leave unconnected in open state to
select one of three possible input polarity combinations
(refer to Table 1).
V
CC
(Pin 2): Power Supply. Bypass this pin to ground with
a 0.1F (or greater) capacitor. Operates as a direct supply
input for voltages up to 6V. Operates as a shunt regulator
for supply voltages greater than 6V and should have a
resistor between this pin and the supply to limit V
CC
input
current to no greater than 10mA. When used without a
current-limiting resistor, pin voltage must not exceed 6V.
UVLO options allow V
CC
to be used as an accurate third
fi xed -10% UV supply monitor.
OUT1 (Pin 3): Open-Drain Logic Output 1. Asserts low
when positive polarity ADJ1 voltage is below threshold or
negative polarity ADJ1 voltage is above threshold. Requires
an external pull-up resistor and may be pulled above V
CC
.
OUT2 (Pin 4): Open-Drain Logic Output 2. Asserts low
when positive polarity ADJ2 voltage is below threshold
or negative polarity ADJ2 voltage is above threshold.
Requires an external pull-up resistor and may be pulled
above V
CC
.
RST (Pin 5): Open-Drain Inverted Reset Logic Output.
Asserts low when any positive polarity input voltage is
below threshold or any negative polarity input voltage is
above threshold or V
CC
is below UVLO threshold. Held
low for a timeout period after all voltage inputs are valid.
Requires an external pull-up resistor and may be pulled
above V
CC
.
GND (Pin 6): Device Ground.
REF (Pin 7): Buffered Reference Output. 1V nominal
reference used for the offset of negative-monitoring ap-
plications. The buffered reference can source and sink
up to 1mA. The reference can drive a capacitive load of
up to 1000pF. Larger capacitance may degrade transient
performance. This pin does not require a bypass capacitor,
nor is one recommended. Leave open if unused.
TMR (Pin 8): Reset Timeout Control. Attach an external
capacitor (C
TMR
) to GND to set a reset timeout period
of 9ms/nF. A low leakage ceramic capacitor is recom-
mended for timer accuracy. Capacitors larger than 1F
(9 second timeout) are not recommended. See Applica-
tions Information for further details. Leaving this pin open
generates a minimum timeout of approximately 400s. A
2.2nF capacitor will generate a 20ms timeout. Tying this
pin to ground will enable the internal 200ms timeout. Ty-
ing this pin to V
CC
will disable the reset timer and put the
part in comparator mode. Signals from the comparator
outputs will then go directly to RST.
ADJ2 (Pin 9): Adjustable Voltage Input 2. Input to volt-
age monitor comparator 2 (0.5V nominal threshold). The
polarity of the input is selected by the state of the SEL
pin (refer to Table 1). Tie to GND if unused (with SEL =
GND or Open).
OUT1, OUT2, RST V
OL
vs Output
Sink Current I
SEL
vs Temperature I
SEL
vs Temperature
OUTPUT SINK CURRENT (mA)
0
OUTPUT, V
OL
(V)
0.6
0.8
1.0
20
2919 G16
0.4
0.2
0
5
10
15
25 30
T
A
= 150°C
T
A
= 125°C
T
A
= 25°C
V
CC
= 3V
NO PULL-UP R
T
A
= –40°C
TEMPERATURE (°C)
–50 –25
–22
I
SEL
(µA)
–18
–12
–10
0
50
75
2919 G17
–20
–14
–16
25
100
150125
SEL = GND
TEMPERATURE (°C)
–50 –25
10
I
SEL
(µA)
14
22
20
0
50
75
2919 G18
12
18
16
25
100
150125
SEL = V
CC
TYPICAL PERFOR A CE CHARACTERISTICS
UW
T
A
= 25°C unless otherwise noted.