CY7C008/009
CY7C018/019
Document #: 38-06041 Rev. *A Page 10 of 19
Notes:
26. R/W
must be HIGH during all address transitions.
27. A write occurs during the overlap (t
SCE
or t
PWE
) of a LOW CE or SEM.
28. t
HA
is measured from the earlier of CE or R/W or (SEM or R/W) going HIGH at the end of write cycle.
29. If OE
is LOW during a R/W controlled write cycle, the write pulse width must be the larger of t
PWE
or (t
HZWE
+ t
SD
) to allow the I/O drivers to turn off and data to be placed on
the bus for the required t
SD
. If OE is HIGH during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified t
PWE
.
30. To access RAM, CE
= V
IL
, SEM = V
IH
.
31. Transition is measured
±500 mV from steady state with a 5-pF load (including scope and jig). This parameter is sampled and not 100% tested.
32. During this period, the I/O pins are in the output state, and input signals must not be applied.
33. If the CE
or SEM LOW transition occurs simultaneously with or after the R/W LOW transition, the outputs remain in the high-impedance state.
Switching Waveforms (continued)
t
AW
t
WC
t
PWE
t
HD
t
SD
t
HA
CE
R/W
OE
DATAOUT
DATA IN
ADDRESS
t
HZOE
t
SA
t
HZWE
t
LZWE
Write Cycle No. 1: R/W Controlled Timing
[26, 27, 28, 29]
[31]
[31]
[29]
[30]
NOTE 32
NOTE 32
t
AW
t
WC
t
SCE
t
HD
t
SD
t
HA
CE
R/W
DATA IN
ADDRESS
t
SA
Write Cycle No. 2: CE Controlled Timing
[26, 27, 28, 33]
[28]
CY7C008/009
CY7C018/019
Document #: 38-06041 Rev. *A Page 11 of 19
Notes:
34. CE
= HIGH for the duration of the above timing (both write and read cycle).
35. I/O
0R
= I/O
0L
= LOW (request semaphore); CE
R
= CE
L
= HIGH.
36. Semaphores are reset (available to both ports) at cycle start.
37. If t
SPS
is violated, the semaphore will definitely be obtained by one side or the other, but which side will get the semaphore is unpredictable.
Switching Waveforms (continued)
t
SOP
t
SAA
VALID ADRESS VALID ADRESS
t
HD
DATA
IN
VALID
DATA
OUT
VALID
t
OHA
t
AW
t
HA
t
ACE
t
SOP
t
SCE
t
SD
t
SA
t
PWE
t
SWRD
t
DOE
WRITE CYCLE READ CYCLE
OE
R/W
I/O
0
SEM
A
0
A
2
Semaphore Read After Write Timing, Either Side
[34]
MATCH
t
SPS
A
0L
A
2L
MATCH
R/W
L
SEM
L
A
0R
A
2R
R/W
R
SEM
R
Timing Diagram of Semaphore Contention
[35, 36, 37]
CY7C008/009
CY7C018/019
Document #: 38-06041 Rev. *A Page 12 of 19
Note:
38. CE
L
= CE
R
= LOW.
Switching Waveforms (continued)
VALID
t
DDD
t
WDD
MATCH
MATCH
R/W
R
DATA IN
R
DATA
OUTL
t
WC
ADDRESS
R
t
PWE
VALID
t
SD
t
HD
ADDRESS
L
t
PS
t
BLA
t
BHA
t
BDD
BUSY
L
Timing Diagram of Read with BUSY (M/S=HIGH)
[38]
t
PWE
R/W
BUSY
t
WB
t
WH
Write Timing with Busy Input (M/S=LOW)

CY7C009-15AC

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
IC SRAM 1M PARALLEL 100TQFP
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet