XCR3032XL 32 Macrocell CPLD
4 www.xilinx.com DS023 (v2.2) September 15, 2008
Product Specification
Internal Timing Parameters
Symbol Parameter
(1, 2)
-5 -7 -10
UnitMin. Max. Min. Max. Min. Max.
Buffer Delays
T
IN
Input buffer delay - 0.7 - 1.6 - 2.2 ns
T
FIN
Fast Input buffer delay - 2.2 - 3.0 - 3.1 ns
T
GCK
Global Clock buffer delay - 0.7 - 1.0 - 1.3 ns
T
OUT
Output buffer delay - 1.8 - 2.7 - 3.6 ns
T
EN
Output buffer enable/disable delay - 4.5 - 5.0 - 5.7 ns
Internal Register, Product Term, and Combinatorial Delays
T
LDI
Latch transparent delay - 1.3 - 1.6 - 2.0 ns
T
SUI
Register setup time 1.0 - 1.0 - 1.2 - ns
T
HI
Register hold time 0.3 - 0.5 - 0.7 - ns
T
ECSU
Register clock enable setup time 2.0 - 2.5 - 3.0 - ns
T
ECHO
Register clock enable hold time 3.0 - 4.5 - 5.5 - ns
T
COI
Register clock to output delay - 1.0 - 1.3 - 1.6 ns
T
AOI
Register async. S/R to output delay - 2.0 - 2.3 - 2.1 ns
T
RAI
Register async. recovery - 3.5 - 5.0 - 6.0 ns
T
PTCK
Product term clock delay - 2.5 - 2.7 - 3.3 ns
T
LOGI1
Internal logic delay (single p-term) - 2.0 - 2.7 - 3.3 ns
T
LOGI2
Internal logic delay (PLA OR term) - 2.5 - 3.2 - 4.2 ns
Feedback Delays
T
F
ZIA delay - 0.2 - 2.9 - 3.5 ns
Time Adders
T
LOGI3
Foldback NAND delay - 2.0 - 2.5 - 3.0 ns
T
UDA
Universal delay - 1.2 - 2.0 - 2.5 ns
T
SLEW
Slew rate limited delay - 4.0 - 5.0 - 6.0 ns
Notes:
1. These parameters guaranteed by design and characterization, not testing.
2. See the CoolRunner XPLA3 family data sheet (DS012) for timing model.