13©2016 Integrated Device Technology, Inc January 26, 2016
874S02I Data Sheet
Power Considerations
This section provides information on power dissipation and junction temperature for the 874S02I.
Equations and example calculations are also provided.
1. Power Dissipation.
The total power dissipation for the 874S02I is the sum of the core power plus the analog power plus the power dissipated in the load(s).
The following is the power dissipation for V
DD
= 3.3V + 5% = 3.465V, which gives worst case results.
The maximum current at 85°C is as follows:
I
DD_MAX
= 93mA
I
DDA_MAX
= 19mA
I
DDO_MAX
= 36mA
Power (core)
MAX
= V
DD_MAX
* (I
DD_MAX
+ I
DDA_MAX
) = 3.465V * (93mA + 19mA) = 388.08mW
Power (outputs)
MAX
= V
DDO_MAX
* I
DDO_MAX
= 3.465V * 36mA = 124.74mW
Total Power_
MAX
= 388.08mW + 124.74mW = 512.82mW
2. Junction Temperature.
Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device.
The maximum recommended junction temperature for HiPerClockS devices is 125°C.
The equation for Tj is as follows: Tj =
JA
* Pd_total + T
A
Tj = Junction Temperature
JA
= Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
T
A
= Ambient Temperature
In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance
JA
must be used. Assuming no air flow
and a multi-layer board, the appropriate value is 64.7°C/W per Table 7 below.
Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:
85°C + 0.513W * 64.7°C/W = 118.2°C. This is well below the limit of 125°C.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type
of board (single layer or multi-layer).
Table 7. Thermal Resistance
JA
for 20 Lead SOIC, Forced Convection
JA
by Velocity
Linear Feet per Minute 0200500
Multi-Layer PCB, JEDEC Standard Test Boards 64.7°C/W 56.7°C/W 53.5°C/W
14©2016 Integrated Device Technology, Inc January 26, 2016
874S02I Data Sheet
Reliability Information
Table 8.
JA
vs. Air Flow Table for a 20 Lead SOIC
Transistor Count
The transistor count for 874S02I is: 1358
Package Outline and Package Dimensions
Package Outline - M Suffix for 20 Lead SOIC Table 9. Package Dimensions for 20 Lead SOIC
Reference Document: JEDEC Publication 95, MS-013, MS-119
JA
by Velocity
Linear Feet per Minute 0200500
Multi-Layer PCB, JEDEC Standard Test Boards 64.7°C/W 56.7°C/W 53.5°C/W
300 Millimeters
All Dimensions in Millimeters
Symbol Minimum Maximum
N 20
A 2.65
A1 0.10
A2 2.05 2.55
B 0.33 0.51
C 0.18 0.32
D 12.60 13.00
E 7.40 7.60
e 1.27 Basic
H 10.00 10.65
h 0.25 0.75
L 0.40 1.27
15©2016 Integrated Device Technology, Inc January 26, 2016
874S02I Data Sheet
Ordering Information
Table 10. Ordering Information
Part/Order Number Marking Package Shipping Packaging Temperature
874S02BMILF ICS874S02BMILF Lead-Free, 20 Lead SOIC Tube -40C to 85C
874S02BMILFT ICS874S02BMILF Lead-Free, 20 Lead SOIC Tape & Reel -40C to 85C

874S02BMILFT

Mfr. #:
Manufacturer:
IDT
Description:
Clock Generators & Support Products 1 LVDS OUT BUFFER
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union

Products related to this Datasheet