MC100E211FNR2

© Semiconductor Components Industries, LLC, 2006
November, 2006 Rev. 12
1 Publication Order Number:
MC10E211/D
MC10E211, MC100E211
5VECL 1:6 Differential
Clock Distribution Chip
Description
The MC10E/100E211 is a low skew 1:6 fanout device designed
explicitly for low skew clock distribution applications.
The E211 features a multiplexed clock input to allow for the
distribution of a lower speed scan or test clock along with the high
speed system clock. When LOW (or left open in which case it will be
pulled LOW by the input pulldown resistor) the SEL pin will select the
differential clock input.
Both a common enable and individual output enables are provided.
When asserted the positive output will go LOW on the next negative
transition of the CLK (or SCLK) input. The enabling function is
synchronous so that the outputs will only be enabled/disabled when
the outputs are already in the LOW state. In this way the problem of
runt pulse generation during the disable operation is avoided. Note that
the internal flip flop is clocked on the falling edge of the input clock
edge, therefore all associated specifications are referenced to the
negative edge of the CLK input.
The output transitions of the E211 are faster than the standard
ECLinPS edge rates. This feature provides a means of distributing
higher frequency signals than capable with the E111 device. Because
of these edge rates and the tight skew limits guaranteed in the
specification, there are certain termination guidelines which must be
followed. For more details on the recommended termination schemes
please refer to the applications information section of this data sheet.
The V
BB
pin, an internally generated voltage supply, is available to
this device only. For singleended input conditions, the unused
differential input is connected to V
BB
as a switching reference voltage.
V
BB
may also rebias AC coupled inputs. When used, decouple V
BB
and V
CC
via a 0.01 mF capacitor and limit current sourcing or sinking
to 0.5 mA. When not used, V
BB
should be left open.
The 100 Series contains temperature compensation.
Features
Guaranteed Low Skew Specification
Synchronous Enabling/Disabling
Multiplexed Clock Inputs
V
BB
Output for SingleEnded Use
Common and Individual Enable/Disable Control
High Bandwidth Output Transistors
PECL Mode Operating Range: V
CC
= 4.2 V to 5.7 V
with V
EE
= 0 V
NECL Mode Operating Range: V
CC
= 0 V with V
EE
=
4.2 V to 5.7 V
Internal Input 75 kW Pulldown Resistors
ESD Protection: Human Body Model; > 2 kV,
Machine Model; > 100 V
Meets or Exceeds JEDEC Spec EIA/JESD78 IC
Latchup Test
Moisture Sensitivity Level: Pb = 1; PbFree = 3
For Additional Information, see Application Note
AND8003/D
Flammability Rating: UL 94 V0 @ 0.125 in,
Oxygen Index: 28 to 34
Transistor Count = 457 devices
PbFree Packages are Available*
*For additional information on our PbFree strategy and soldering details, please
download the ON Semiconductor Soldering and Mounting Techniques
Reference Manual, SOLDERRM/D.
MARKING DIAGRAM*
xxx = 10 or 100
A = Assembly Location
WL = Wafer Lot
YY = Year
WW = Work Week
G = PbFree Package
PLCC28
FN SUFFIX
CASE 776
MCxxxE211FNG
AWLYYWW
1
http://onsemi.com
*For additional marking information, refer to
Application Note AND8002/D.
See detailed ordering and shipping information in the package
dimensions section on page 9 of this data sheet.
ORDERING INFORMATION
MC10E211, MC100E211
http://onsemi.com
2
EN1
EN4 EN5 V
CC0
Q5 Q5 Q4 Q4
Q3
Q3
V
CC
Q2
Q2
Q1
Q1
Q0Q0V
CC0
EN0
EN2
CEN
V
BB
CLK
CLK
V
EE
SCLK
SEL
EN3
4
3
2
1
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11109
7
8
6
5
Figure 1. Pinout: PLCC28 (Top View)
Warning: All V
CC
, V
CCO
, and V
EE
pins must be externally
connected to Power Supply to guarantee proper operation.
*All V
CC
and V
CCO
pins are tied together on the die.
V
BB
SEL
0
1
CEN
EN5
EN14
SCLK
CLK
CLK
EN0
BITS 14
Q5
Q5
Q14
Q14
Q0
Q0
QD
QD
QD
Figure 2. Logic Diagram
Table 1. PIN DESCRIPTION
PIN FUNCTION
EN0EN5
SEL
SCLK
CLK, CLK
CEN
Q0Q5, Q0Q5
V
BB
V
CC
, V
CCO
V
EE
NC
ECL Enable
ECL Select (Clock)
ECL Single Clock
ECL Differential Clock
ECL Common Enable
ECL Differential Outputs
Reference Voltage Output
Positive Supply
Negative Supply
No Connect
Table 2. FUNCTION TABLE
CLK SCLK SEL ENx Q
H/L
X
Z*
X
H/L
Z*
L
H
X
L
L
H
CLK
SCLK
L
*Z = Negative transition of CLK or SCLK
MC10E211, MC100E211
http://onsemi.com
3
Table 3. MAXIMUM RATINGS
Symbol Parameter Condition 1 Condition 2 Rating Unit
V
CC
PECL Mode Power Supply V
EE
= 0 V 8 V
V
EE
NECL Mode Power Supply V
CC
= 0 V 8 V
V
I
PECL Mode Input Voltage
NECL Mode Input Voltage
V
EE
= 0 V
V
CC
= 0 V
V
I
V
CC
V
I
V
EE
6
6
V
V
I
out
Output Current Continuous
Surge
50
100
mA
mA
I
BB
V
BB
Sink/Source ± 0.5 mA
T
A
Operating Temperature Range 0 to +85 °C
T
stg
Storage Temperature Range 65 to +150 °C
q
JA
Thermal Resistance (JunctiontoAmbient) 0 lfpm
500 lfpm
PLCC28
PLCC28
63.5
43.5
°C/W
°C/W
q
JC
Thermal Resistance (JunctiontoCase) Standard Board PLCC28 22 to 26 °C/W
V
EE
PECL Operating Range
NECL Operating Range
4.2 to 5.7
5.7 to 4.2
V
V
T
sol
Wave Solder Pb
PbFree
265
265
°C
Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the
Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect
device reliability.

MC100E211FNR2

Mfr. #:
Manufacturer:
ON Semiconductor
Description:
Clock Drivers & Distribution 5V ECL Diff Clock
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union