1. General description
The 74HC299; 74HCT299 are high-speed Si-gate CMOS devices which are
pin-compatible with Low-power Schottky TTL (LSTTL) devices. They are specified in
compliance with JEDEC standard no. 7A.
The 74HC299; 74HCT299 contain eight edge-triggered D-type flip-flops and the
interstage logic necessary to perform synchronous shift-right, shift-left, parallel load and
hold operations. An operation is determined by the mode select inputs S0 and S1, as
shown in Table 3.
Pins I/O0 to I/O7 are flip-flop 3-state buffer outputs which allow them to operate as data
inputs in parallel load mode. The serial outputs Q0 and Q7 are used for expansion in
serial shifting of longer words.
A LOW signal on the asynchronous master reset input MR overrides the Sn and clock CP
inputs and resets the flip-flops. All other state changes are initiated by the rising edge of
the clock pulse. Inputs can change when the clock is in either state, provided that the
recommended set-up and hold times are observed.
A HIGH signal on the 3-state output enable inputs OE1 or OE2 disables the 3-state
buffers and the I/On outputs are set to the high-impedance OFF-state. In this condition,
the shift, hold, load and reset operations still occur when preparing for a parallel load
operation. The 3-state buffers are also disabled by HIGH signals on both S0 and S1.
2. Features
n Multiplexed inputs/outputs provide improved bit density
n Four operating modes:
u Shift left
u Shift right
u Hold (store)
u Load data
n Operates with output enable or at high-impedance OFF-state (Z)
n 3-state outputs drive bus lines directly
n Cascadable for n-bit word lengths
n ESD protection:
u HBM JESD22-A114E exceeds 2000 V
u MM JESD22-A115-A exceeds 200 V
n Specified from 40 °C to +85 °C and from 40 °C to +125 °C
74HC299; 74HCT299
8-bit universal shift register; 3-state
Rev. 03 — 28 July 2008 Product data sheet
74HC_HCT299_3 © NXP B.V. 2008. All rights reserved.
Product data sheet Rev. 03 — 28 July 2008 2 of 24
NXP Semiconductors
74HC299; 74HCT299
8-bit universal shift register; 3-state
3. Ordering information
4. Functional diagram
Table 1. Ordering information
Type number Package
Temperature range Name Description Version
74HC299
74HC299D 40 °C to +125 °C SO20 plastic small outline package; 20 leads; body
width 7.5 mm
SOT163-1
74HC299DB 40 °C to +125 °C SSOP20 plastic shrink small outline package; 20 leads;
body width 5.3 mm
SOT339-1
74HC299N 40 °C to +125 °C DIP20 plastic dual in-line package; 20 leads (300 mil) SOT146-1
74HC299PW 40 °C to +125 °C TSSOP20 plastic thin shrink small outline package; 20 leads;
body width 4.4 mm
SOT360-1
74HCT299
74HCT299D 40 °C to +125 °C SO20 plastic small outline package; 20 leads; body
width 7.5 mm
SOT163-1
74HCT299DB 40 °C to +125 °C SSOP20 plastic shrink small outline package; 20 leads;
body width 5.3 mm
SOT339-1
74HCT299N 40 °C to +125 °C DIP20 plastic dual in-line package; 20 leads (300 mil) SOT146-1
74HCT299PW 40 °C to +125 °C TSSOP20 plastic thin shrink small outline package; 20 leads;
body width 4.4 mm
SOT360-1
Fig 1. Functional diagram
001aai460
INPUT/3-STATE OUTPUT CIRCUITRY
8-BIT SHIFT REGISTER
I/O0
CP
Q0
MR
2
8
9
3
12
11
DSR
7
I/O1
13
I/O2
6
I/O3
14
I/O4
515
I/O5
119
I/O6
4
I/O7
16
Q7
S0 S1
DSL
17
18
OE1
OE2
74HC_HCT299_3 © NXP B.V. 2008. All rights reserved.
Product data sheet Rev. 03 — 28 July 2008 3 of 24
NXP Semiconductors
74HC299; 74HCT299
8-bit universal shift register; 3-state
Fig 2. Logic symbol Fig 3. IEC logic symbol
001aai458
MR
OE
2
9
3
16
4
17
8
15
5
14
6
13
7
18
11
19
1
I/O7
I/O6
Q7
Q0
I/O5
I/O4
I/O3
I/O2
I/O1
I/O0
CP
S0
S1
DSR
DSL
12
9
2
3
R SRG8
3EN5
0
1
19
1
C4/1 /2
M
0
3
12
11
8
1, 4D
3, 4D
6, 5
18
2, 4D
7
Z6
17
Z7
6
14
5
15
4
7, 5
001aai459
&
16
3, 4D
3, 4D
5
13

74HC299PW,112

Mfr. #:
Manufacturer:
Nexperia
Description:
Counter Shift Registers Shift Register SNGL 8Bit Serial/Parallel
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union