74ALVCH16373 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2012. All rights reserved.
Product data sheet Rev. 6 — 10 July 2012 9 of 18
NXP Semiconductors
74ALVCH16373
2.5 V/3.3 V 16-bit D-type transparent latch; 3-state
[1] All typical values are measured at T
amb
=25C.
[2] t
pd
is the same as t
PLH
and t
PHL
.
t
en
is the same as t
PZL
and t
PZH
.
t
dis
is the same as t
PLZ
and t
PHZ
.
[3] Typical values are measured at V
CC
= 2.5 V.
[4] Typical values are measured at V
CC
= 3.3 V.
[5] C
PD
is used to determine the dynamic power dissipation (P
D
in W).
P
D
=C
PD
V
CC
2
f
i
N+(C
L
V
CC
2
f
o
) where:
f
i
= input frequency in MHz; f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
V
CC
= supply voltage in Volts;
N = number of inputs switching;
(C
L
V
CC
2
f
o
) = sum of the outputs.
t
dis
disable time nOE to nQn; see Figure 8
[2]
V
CC
= 1.2 V - 8.9 - ns
V
CC
= 1.8 V 1.5 3.2 5.6 ns
V
CC
= 2.3 V to 2.7 V
[3]
1.0 2.2 4.1 ns
V
CC
= 2.7 V 1.0 3.1 4.7 ns
V
CC
= 3.0 V to 3.6 V
[4]
1.0 2.8 4.1 ns
t
W
pulse width nLE HIGH; see Figure 7
V
CC
= 1.8 V 3.5 1.0 - ns
V
CC
= 2.3 V to 2.7 V
[3]
3.0 1.0 - ns
V
CC
= 2.7 V 3.0 1.0 - ns
V
CC
= 3.0 V to 3.6 V
[4]
2.5 1.0 - ns
t
su
set-up time nDn to nLE; see Figure 9
V
CC
= 1.8 V 1.0 0.1 - ns
V
CC
= 2.3 V to 2.7 V
[3]
1.0 0.1 - ns
V
CC
= 2.7 V 1.0 0.1 - ns
V
CC
= 3.0 V to 3.6 V
[4]
1.0 0.0 - ns
t
h
hold time nDn to nLE; see Figure 9
V
CC
= 1.8 V 1.2 0.1 - ns
V
CC
= 2.3 V to 2.7 V
[3]
1.5 0.2 - ns
V
CC
= 2.7 V 1.5 0.4 - ns
V
CC
= 3.0 V to 3.6 V
[4]
1.2 0.2 - ns
C
PD
power dissipation
capacitance
per flip-flop; V
I
=GNDtoV
CC
[5]
outputs enabled - 16 - pF
outputs disabled - 10 - pF
Table 7. Dynamic characteristics
…continued
At recommended operating conditions. Voltages are referenced to GND (ground = 0 V); test circuit Figure 10.
Symbol Parameter Conditions Min Typ
[1]
Max Unit