CY7C1399BN
256-Kbit (32 K × 8) Static RAM
Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600
Document Number: 001-06490 Rev. *H Revised October 24, 2015
256-Kbit (32 K × 8) Static RAM
Features
Temperature Ranges
Industrial: –40 °C to 85 °C
Commercial: 0 °C to 70 °C
Automotive-A: –40 °C to 85 °C
Single 3.3 V power supply
Ideal for low-voltage cache memory applications
High speed: 12 ns
Low active power
180 mW (max)
Low-power alpha immune 6T cell
Available in pb-free and non pb-free plastic SOJ and TSOP- I
packages
Functional Description
The CY7C1399BN is a high-performance 3.3 V CMOS Static
RAM organized as 32,768 words by 8 bits. Easy memory
expansion is provided by an active LOW Chip Enable (CE) and
active LOW Output Enable (OE
) and tristate drivers. The device
has an automatic power-down feature, reducing the power
consumption by more than 95% when deselected.
An active LOW Write Enable signal (WE) controls the
writing/reading operation of the memory. When CE
and WE
inputs are both LOW, data on the eight data input/output pins
(I/O
0
through I/O
7
) is written into the memory location addressed
by the address present on the address pins (A
0
through A
14
).
Reading the device is accomplished by selecting the device and
enabling the outputs, CE
and OE active LOW, while WE remains
inactive or HIGH. Under these conditions, the contents of the
location addressed by the information on address pins is present
on the eight data input/output pins.
The input/output pins remain in a high-impedance state unless
the chip is selected, outputs are enabled, and Write Enable (WE
)
is HIGH. The CY7C1399BN is available in 28-pin standard
300-mil-wide SOJ and TSOP Type I packages.
For a complete list of related documentation, click here.
g
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
COLUMN
DECODER
ROW DECODER
SENSE AMPS
INPUT BUFFER
POWER
DOWN
WE
OE
I/O
0
CE
I/O
1
I/O
2
I/O
3
32K x 8
ARRAY
I/O
7
I/O
6
I/O
5
I/O
4
A
9
A
0
A
11
A
13
A
12
A
14
A
10
Logic Block Diagram
CY7C1399BN
Document Number: 001-06490 Rev. *H Page 2 of 16
Contents
Pin Configurations ...........................................................3
Selection Guide ................................................................3
Maximum Ratings ............................................................. 4
Operating Range ............................................................... 4
Electrical Characteristics .................................................4
Capacitance ...................................................................... 5
AC Test Loads and Waveforms .......................................5
Data Retention Characteristics ....................................... 5
Data Retention Waveform ................................................5
Switching Characteristics ................................................6
Switching Waveforms ...................................................... 7
Truth Table ......................................................................10
Ordering Information ...................................................... 11
Ordering Code Definitions .........................................11
Package Diagrams .......................................................... 12
Acronyms ........................................................................ 14
Document Conventions ................................................. 14
Units of Measure ....................................................... 14
Document History Page ................................................. 15
Sales, Solutions, and Legal Information ...................... 16
Worldwide Sales and Design Support ....................... 16
Products ....................................................................16
PSoC® Solutions ...................................................... 16
Cypress Developer Community .................................16
Technical Support ..................................................... 16
CY7C1399BN
Document Number: 001-06490 Rev. *H Page 3 of 16
Pin Configurations
Figure 1. 28-pin TSOP pinout (Top View)
Figure 2. 28-pin SOJ pinout (Top View)
22
23
24
25
26
27
28
1
2
5
10
11
15
14
13
12
16
19
18
17
Top View
TSOP
3
4
20
21
7
6
8
9
OE
A
1
A
2
A
3
A
4
WE
V
CC
A
5
A
6
A
7
A
8
A
9
A
0
CE
I/O
7
I/O
6
I/O
5
GND
I/O
2
I/O
1
I/O
4
I/O
0
A
14
A
10
A
11
A
13
A
12
I/O
3
1
2
3
4
5
6
7
8
9
10
11
14
15
16
20
19
18
17
21
24
23
22
Top View
SOJ
12
13
25
28
27
26
GND
A
6
A
7
A
8
A
9
A
10
A
11
A
12
A
13
WE
V
CC
A
4
A
3
A
2
A
1
I/O
7
I/O
6
I/O
5
I/O
4
A
14
A
5
I/O
0
I/O
1
I/O
2
CE
OE
A
0
I/O
3
Selection Guide
Description Condition -12 -15
Maximum access time (ns) 12 15
Maximum operating current (mA) 55 50
Maximum CMOS standby current (A) Commercial 500
Commercial (L) 50
Industrial 500 500
Automotive-A 500

CY7C1399BN-12VXI

Mfr. #:
Manufacturer:
Cypress Semiconductor
Description:
SRAM 256Kb 3.3V 12ns 32K x 8 SRAM
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union