DS1077
4 of 21
DEVICE MODE USING OUT0 Table 1
EN0
(BIT)
SEL0
(BIT)
PDN0
(BIT)
CTRL0
(PIN)
OUT0
(PIN)
CTRL0
FUNCTION
DEVICE
MODE
1 HI-Z POWER-DOWN
0 0 0
0 HI-Z
POWER-
DOWN*
ACTIVE
1 MCLK/M
0 1 0
0 MCLK
MUX SELECT ACTIVE
1 HI-Z
1 0 0
0 MCLK
OUTPUT
ENABLE
ACTIVE
1 HI-Z
1 1 0
0 MCLK/M
OUTPUT
ENABLE
ACTIVE**
1 HI-Z POWER-DOWN
X 0 1
0 MCLK
POWER-
DOWN
ACTIVE
1 HI-Z POWER-DOWN
X 1 1
0 MCLK/M
POWER-
DOWN
ACTIVE
*This mode is for applications where OUT0 is not used, but CTRL0 is used as a device shutdown.
**Default Condition
DEVICE MODE USING OUT1 Table 2
PDN1
(BIT)
CTRL1
(PIN)
CTRL1
FUNCTION
OUT1 DEVICE MODE
0 0 OUTPUT ENABLE OUT CLK ACTIVE**
0 1 OUTPUT ENABLE HI-Z ACTIVE**
1 0 POWER-DOWN OUT CLK ACTIVE
1 1 POWER-DOWN HI-Z POWER-DOWN
**Default Condition
NOTE:
Both CTRL0 and CTRL1 can be configured as power-downs. They are internally “OR” connected so that
either of the control pins can be used to provide a power-down function for the whole device, subject to
appropriate settings of the PDN0 and PDN1 register bits (see Table 3).
DS1077
5 of 21
SHUTDOWN CONTROL WITH PDN0 AND PDN1 Table 3
PDN0
(BIT)
PDN1
(BIT)
SHUTDOWN CONTROL
0 0 NONE*
0 1 CTRL1
1 0 CTRL0
1 1 CTRL0 OR CTRL1
*CTRL0 performs a power-down if SEL0 and EN0 are both 0 (see Table 1).
REGISTER FUNCTIONS
The user programmable registers can be programmed by the user to determine the mode of operation
(MUX), operating frequency (DIV), and bus settings (BUS). Details of how these registers are
programmed can be found in a later section; in this section the functions of the registers are described.
The register settings are nonvolatile, the values being stored automatically or as required in EEPROM
when the registers are programmed via the SDA and SCL pins.
MUX WORD
MSB LSB MSB LSB
Name * PDN1 PDN0 SEL0 EN0 0M1 0M0 1M1 1M0 DIV1 - - - - - -
Default
setting
0 0 0 1 1 0 0 0 0 0 x x x x x x
first data byte second data byte
*This bit must be set to zero.
DIV1 (bit)
This bit allows the output of the Prescaler P1 to be routed directly to the OUT1 pin (DIV1 = 1). The N
divider is bypassed so the programmed value of N is ignored. If DIV1 = 0 (default) the N divider
functions normally.
0M1, 0M0, 1M1, 1M0 (bits)
These bits set the prescalers P0 and P1, to divide by 1, 2, 4, or 8 (see Table 4).
PRESCALER DIVISOR M SETTINGS Table 4
0M1 0M0
Prescaler
P0 Divisor
“M”
1M1 1M0
Prescaler
P1 Divisor
“M”
0 0
1**
0 0
1**
0 1 2 0 1 2
1 0 4 1 0 4
1 1 8 1 1 8
**Default Condition
DS1077
6 of 21
EN0 (bit) (Default EN0 = 1)
1) If EN0 = 1 and PDN0 = 0 the CTRL0 pin functions as an Output Enable for OUT0, the frequency of
the output being determined by the SEL0 bit.
2) If PDN0 = 1, the EN0 bit is ignored, CTRL0 will function as a power-down, and output OUT0 will
always be enabled on power-up, its frequency being determined by the SEL0 bit.
3) If EN0 = 0 the function of CTRL0 is determined by the SEL0 and PDN0 bits (see Table 1).
SEL0 (Default SEL0 = 1)
1) If SEL0 = 1 and EN0 = PDN0 = 0, the CTRL0 pin determines the state of the MUX (i.e., the output
frequency of OUT0).
2) If CTRL0 = 0 the output will be the Master clock frequency.
3) If CTRL0 = 1 the output will be the output frequency of the M prescaler.
4) If either EN0 or PDN0 = 1 then SEL0 determines the frequency of OUT0 when it is enabled.
5) If SEL0 = 0 the output will be the Master clock frequency.
6) If SEL0 = 1 the output will be the output frequency of the M prescaler (see Table 1).
PDN0 (Default PDN0 = 0)
1) This bit (if set to 1) causes CTRL0 to perform a power-down function, regardless of the setting of the
other bits.
2) If PDN0 = 0 the function of CTRL0 is determined by the values of EN0 and SEL0.
NOTE:
When EN0 = SEL0 = PDN0 = 0, CTRL0 also functions as a power-down. This is a special case where all
the OUT0 circuitry is disabled even when the device is powered up for power to saving when OUT0 is
not used (see Table 1).
PDN1 (Default PDN1 = 0)
1) If PDN1 = 1, CTRL1 will function as a power-down.
2) If PDN1 = 0, CTRL1 functions as an output enable for OUT1 only (see Table 2.)
NOTE (ON OUTPUT ENABLE AND POWER-DOWN):
1) Both enables are “smart” and wait for the output to be low before going to Hi-Z.
2) Power-down sequence first disables both outputs before powering down the device.
3) On power-up the outputs are disabled until the clock has stabilized (~8000 cycles).
4) In power-down mode, the device cannot be programmed.
5) A power-down command must persist for at least two cycles of the lowest output frequency plus 10ms.

DS1077U-66+

Mfr. #:
Manufacturer:
Maxim Integrated
Description:
Clock Generators & Support Products EconOscillator/Dvdr 66MHz 150mil 2-Wire
Lifecycle:
New from this manufacturer.
Delivery:
DHL FedEx Ups TNT EMS
Payment:
T/T Paypal Visa MoneyGram Western Union